

# Department of Electronics & Communication Engineering

Embedded Logic Design(ECE270)

Dr. Sumit J Darak

Lab\_11

**Mohammad Shariq** 

2020220

13-12-2021

#### **OBJECTIVE:**

In this lab, we will be using FFT IP to perform the 8 points FFT. To perform data transfers between PS and PL, we will be using AXI DMA. First, some data will be stored in the DDR memory of the float complex data type. This data will be accessed by the DMA via the HP port of the Zynq Processing system. The DMA will then write this data to the FFT IP in the PL part. Then the DMA will read this data from the FFT, and write it back to the DDR memory again.

#### **Theory:**

Note: Float complex data type concatenates the real and imaginary part together with the upper 32 bits being imaginary and the lower 32 bits being real part of the complex number.

We will also perform the 8 Point FFT in PS using a testbench and then we will compare the software and hardware results.

Before starting with the implementation, let's revise the various ports of DMA IP



### **Observations:**

# ### ZYNQ\_processing\_System\_Block\_Design:





Open the customization window by double-clicking on the IP and make the following changes.

- **a.** In the PS-PL section, expand HP Slave AXI Interface and check the S AXI HP Interface to add a slave HP port to the Zynq IP. This port will be used by the DMA to access the DDR memory.
- **b.** In the Interrupts section, expand the Fabric Interrupts, further expand the PL-PS Interrupt Ports, and check the IRQ\_F2P[15:0]. This will add an interrupt port to the Zynq IP which will receive the interrupt signals from the DMA to indicate completion of the data transfers (only required if we want interrupt mode).
- c. Click on Ok.



Now add AXI Direct Memory Access IP, and add it to the design. Open its configuration window and make the following changes

- a. Deselect the "Enable Scatter/Gather mode"
- b. Increase the maximum burst size to 256
- c. Increase the Memory Map data width and stream data width to 64
- i. This is because now we are sending complex values which are of 64 bits (32 bits imaginary and 32 bits real concatenated)



Now add the Fast Fourier Transform IP and open its configuration window and Change the transform length to 8 since we are performing 8-point FFT







# ### Validate the design, generate output product, and create HDL wrapper. DO NOT ever miss these steps.



#### # Auto Generated HDL Wrapper







# ## Launching SDK and program in C and changing STDIN/OUT in BSP settings



# ## running program in debug mode



```
***Entering main function***
DMA status before transfer
DMA to Device: 0, Device to DMA:0
DMA status between transfer
DMA to Device status: 0, Device to DMA status: 0
DMA status after transfer
DMA to Device status: 0, Device to DMA status: 0
DMA status after transfer
DMA to Device status: 2, Device to DMA status: 2
Comparing software FFT outputs and hardware FFT outputs via DMA
size of float complex: 8
PS Output : 385.000000 + I379.000000 , PL output : 385.000000 + I379.000000
PS Output : 62.920311 + I-44.665474 , PL output : 62.920311 + I-44.665474
PS Output : -234.000000 + I-4.000000 , PL output : -234.000000 + I-4.000000
PS Output : -122.192383 + I-36.280701 , PL output : -122.192390 + I-36.280701
PS Output : 105.000000 + I81.000000 , PL output : 105.000000 + I81.000000
PS Output : 19.079691 + I-91.334526 , PL output : 19.079689 + I-91.334526
PS Output : -24.000000 + I20.000000 , PL output : -24.000000 + I20.000000
PS Output : -103.807617 + I-119.719299 , PL output : -103.807610 + I-119.719299
DMA ran successfully!! :)
-----TIME COMPARISION-----
ime for PS : 1517
time for PL : 2798330
```

Set the breakpoints properly and when we resume the program we will see the output.

Now to observe the AXI transactions, we will utilize the system ILA IP which was included when we added as debug.

- Now go back to Vivado and open the hardware manager.
- Connect to the same Host IP as you did in SDK
- .Program the device
- Now, the waveform window will open up
- Add triggers for slot 1 and slot 2 for TVALID

# ###Output-put ILA:



## **Conclusion:**

Successfully created block design in Vivado and Compared the execution time for PS and PL.