

# Department of Electronics & Communication Engineering

Embedded Logic Design(ECE270)

Dr. Sumit J Darak

**Lab\_12** 

**Mohammad Shariq** 

2020220

17-12-2021

#### **OBJECTIVE:**

- In this lab, we will be using a Microblaze processor. The processor will store some data inside the BRAM and configure the DMA to perform data transfer between BRAM and FFT IP. The DMA will read the data from the BRAM via the port M\_AXI\_MM2S and send it to the FFT IP via the port M\_AXIS\_MM2S.
- The FFT IP after processing initiates the transfer, the DMA receives the processed data from FFT IP via the S\_AXIS\_S2MM port. The DMA writes the processed data into the BRAM via the port M\_AXI\_S2MM.

### **Theory:**



# **Observations:**





Click on + sign on the block design window to add new IP. Search for Microblaze and add it to the block design.





After adding Microblaze to the block design, click on Run Block Automation. Choose the Local memory to be 128KB and the Clock Connection as New External Port (100MHz). Now click on OK.

# ### MicroBlaze\_processing\_System\_Block\_Design:



- Select the Clk port and change its name to Clock (Same name should be used in the test bench) in External Port Properties.
- In the Processor System Reset, right click on the port ext\_reset\_in and select Make External. This will create an external port for the reset.
- In the Processor System Reset, right click on the port ext\_reset\_in and select Make External. This will create an external port for the reset.



Add AXI BRAM Controller to the block design and double click on it to customize it.
 Choose the Data Width to be 64 bits and click on OK.



- Add the AXI Direct Memory Access to the block design and double click on it to re-customize it. Make the following changes.
  - a) Deselect the Enable Scatter Gather Engine. This special mode of DMA is used to read from non-contiguous memory locations.

- b) In the Enable Read Channel, increase the Memory Map Data Width and Stream Data Width to 64. Select Max Burst Size of 256.
- c) In the Enable Write Channel, increase the Memory Map Data Width to 64. Select Max Burst Size of 256. Click on Ok.
- Click on Run Connection Automation, in the Run Connection Automation window select All Automation and click on OK. Two slave ports are added to the AXI interconnect.
- The AXI DMA will perform read and write operations from the Block Memory Generator via AXI interconnect. The DMA port M\_AXI\_MM2S is for reading the data and the port M\_AXI\_S2MM is for writing the data into the Block Memory Generator. The DMA gets configured by the Microblaze through the S\_AXI\_LITE port.

#### • FFT IP



Now add the Fast Fourier Transform IP and open its configuration window and Change the transform length to 8 since we are performing 8-point FFT



Under the implementation tab, change the Data Format to Floating Point. Add the control signal ARESETn. Select the Output Ordering as Natural Order. Click on OK.



#### • FFT IP connections

- a) Manually connect the aclk and aresetn of FFT IP to the common Clock port and Reset port respectively.
- b) For Configuration of the FFT IP, the S\_axis\_config\_tdata and S\_axis\_config\_tvalid should be manually connected to constants of value 1.
- c) S axis config tdata [7:0] is connected to a constant of width 8 and value 1.
- d) S\_axis\_config\_tvalid is connected to a constant of width 1 and value 1.
- e) Manually connect the M\_AXIS\_MM2S port of the DMA IP to the S\_AXIS\_DATA port of the FFT IP. The DMA IP transfers the data read from the BRAM to the FFT IP.
- f) Manually connect the S\_AXIS\_S2MM port of the DMA IP to the M\_AXIS\_DATA port of the FFT IP. The FFT IP transfers the data after processing to the DMA.

# ### Validate the design, generate output product, and create HDL wrapper. DO NOT ever miss these steps.





# # Auto\_Generated\_HDL\_Wrapper



# ## Launching SDK and program in C





Open Vivado. Under the simulation sources, right click on the design and click on Associate ELF files. Click on the 3 dots to add the ELF file.

# ## running Behavioral Simulation







# **Conclusion:**

Successfully created MIcroblaze PS block design in Vivado and wrote the C program following which ran simulations using a testbench to test the block design successful implementation.