

# Department of Electronics & Communication Engineering

Embedded Logic Design(ECE270)

Dr. Sumit J Darak

Lab\_7: FFT IP Implementation and test bench.

**Mohammad Shariq** 

2020220 10-11-2021

#### **OBJECTIVE:**

- AXI Stream Protocol Use
- Floating Point IP usage
- FFT IP Implementation and test bench.

### **Theory:**



The Floating-point IP will be using the AXI Protocols (AXI Stream in particular). Two concepts that will be useful in this Lab are Master-Slave and Valid Ready Signals. In AXI, the transactions take place between Master and Slave, as shown below:



The AXI Master initiates the transactions, and the slave responds to it. Many signals are associated with a transaction out of which the valid and ready signals are useful for this Lab. More information on these signals is covered in the Lab tutorial video.

# **Observations:**

#### ### FFT IP Wizard:







CHAN\_0\_XN\_IM\_15(63:32) float\_single

CHAN\_0\_XN\_RE\_15(31:0) float\_single

15

<

S\_AXIS\_CONFIG - TDATA



float\_single float\_single

float\_single

float\_single

float\_single

CHAN\_0\_XN\_RE\_1(31:0)

CHAN\_0\_XN\_IM\_2(63:32) CHAN\_0\_XN\_RE\_2(31:0)

CHAN\_0\_XN\_IM\_3(63:32)

CHAN\_0\_XN\_RE\_3(31:0)

CHAN\_0\_XN\_IM\_15(63:32) float\_single CHAN\_0\_XN\_RE\_15(31:0) float\_single

2

3

15

<

[1 - 1000]



# # programme for the functionality of FFT (FastFourier Transform)







## Testbench for FFT:











# Results for automated testbench of FFT:







## **Conclusion:**

Successfully designed and implemented FFT IP and its Testbench.