## CS 221 Logic Design

Fall 2021

By Wessam El-Behaidy & Salwa Osama

# SYNCHRONOUS SEQUENTIAL LOGIC

Lecture 7

#### SEQUENTIAL CIRCUIT



- The state of sequential circuit defined by:
  - The binary information stored in memory elements at any given time
- The outputs in a sequential circuit is a function of:
  - Inputs
  - Present state

#### Main types of sequential circuits

- Synchronous sequential circuit
- Asynchronous sequential circuit

#### SYNCHRONOUS SEQUENTIAL CIRCUITS

 Synchronous circuit that use clock pulses to control storage elements

#### Master clock generator

- It supplies a continuous train of clock pulses
- The pulses are applied to all flip-flops and registers in the system

(b) Timing diagram of clock pulses

#### CLOCKED SEQUENTIAL CIRCUITS

- Synchronous sequential circuit that use clock pulses to control storage elements is called clocked sequential circuits
- Also called Synchronous circuit, because updating in storage element is synchronized to the occurrence of clock pulses

# SYNCHRONOUS CLOCKED SEQUENTIAL CIRCUIT



Clock (clk)

(b) Timing diagram of clock pulses

#### STORAGE ELEMENTS

- Various types:
  - Latches: operate with signal level
  - Flip-flops: controlled by a clock transition
- They differ in:
  - the number of inputs they possess and
  - The manner in which the inputs affect the binary state
- Latches are the basic circuits from which the flipflops are constructed

#### GRAPHIC SYMBOLS FOR LATCHES



(b) Function table

(b) Function table



Section 5.3



#### **TRIGGER**

 The state of a latch or flip-flop is switched by a change in the control input, this momentary change is called a *trigger*.

#### D LATCH TRIGGER

 The D latch with pulses in the control input is triggered every time the pulse goes to the logic 1.



As long as the pulse input remains at this level, any changes in the data input will change the output and the state of the latch.



#### LATCH PROBLEM



- When latches are used for storage element,
  - If the inputs applied to the latches change while the clock pulse is still at logic-1 level
  - The latches will respond to the new values and a new output state may occur
- The result is an unpredictable situation,
  - → the flip-flops are used

#### FLIP-FLOP TRIGGER

- The problem with the latch is that respond to a change in the *level* of a clock pulse
- The key to the proper operation of a flip-flop is to trigger it only during a signal transition



### FLIP-FLOPS

JK flip-flop



T flip-flop

17

#### A FLIP-FLOP FROM A LATCH

## • There are 2 ways:

#### Master/slave edge triggered D flip-flop

Employ 2 latches in a special configuration that:

- isolates the output of the flip-flop
- Prevents it to be affected while the input is changing

#### 2. It uses 3 latches:

2 latches respond to the external D (data) and Clk (clock) and the 3<sup>rd</sup> provides the outputs for the flip-flop

- triggers only during signal transition of synchronizing signal (clock)
- 2. Is disabled during the rest of the clock pulse

## MASTER-SLAVE EDGE —TRIGGERED D FLIP-FLOP

Constructed with 2 D latches and an inverter
 First latch: called master, Second latch: called slave



#### BEHAVIOR OF MASTER-SLAVE FLIP-FLOP

- Its behavior dictates that:
  - The output may change once
  - A change in the output is triggered by the negative edge of the clock
  - The change may occur only during the clock's negative level

#### Note:

The value that is produced at the output is that value that as stored in the master stage immediately before the negative edge occurred

o Can we design the circuit to be triggered by positive edge?

## GRAPHICAL SYMBOL FOR EDGE-TRIGGERED D FLIP-FLOP



| D Flop-flop characteristic table |       |               |  |  |  |
|----------------------------------|-------|---------------|--|--|--|
| D                                | Q(t + | 1) Next state |  |  |  |
| 0<br>1                           | 0     | Reset         |  |  |  |

#### JK FLIP-FLOP CHARACTERISTIC TABLE

| J | K | Qt | Qt+1 | D |
|---|---|----|------|---|
| 0 | 0 | 0  | 0    | 0 |
| 0 | 0 | 1  | 1    | 1 |
| 0 | 1 | 0  | 0    | 0 |
| 0 | 1 | 1  | 0    | 0 |
| 1 | 0 | 0  | 1    | 1 |
| 1 | 0 | 1  | 1    | 1 |
| 1 | 1 | 0  | 1    | 1 |
| 1 | 1 | 1  | 0    | 0 |
|   |   |    |      |   |



$$D=Q(t+1)=JQ'+K'Q$$

Design JK using D f/f



#### JK FLIP-FLOP FROM D FLIP-FLOP

 $\circ$  Q(t+1)=JQ' + K'Q



| T FI | ip-Fl | op |
|------|-------|----|
|------|-------|----|

| Т      | Q(t + 1)     |                         |
|--------|--------------|-------------------------|
| 0<br>1 | Q(t) $Q'(t)$ | No change<br>Complement |

T FLIP-FLOP

T for (toggle) is a complementing flip-flop

$$D = T \oplus Q = TQ' + T'Q$$

Used for designing binary counters



T flip-flop from D flip-flop

T flip-flop graphic symbol

## T FLIP-FLOP FROM JK FLIP-FLOP

| Т | Qt | Qt+1 | J | K |
|---|----|------|---|---|
| 0 | 0  | 0    | 0 | X |
| 0 | 1  | 1    | X | 0 |
| 1 | 0  | 1    | 1 | Χ |
| 1 | 1  | 0    | X | 1 |

| <i>J</i> = | <b>T</b>   |
|------------|------------|
| K=         | <b>:</b> 7 |

| <i>T</i> Flip-Flop |              |                         |
|--------------------|--------------|-------------------------|
| T                  | Q(t + 1)     |                         |
| 0<br>1             | Q(t) $Q'(t)$ | No change<br>Complement |



(a) From JK flip-flop

| Table 5.  | 12                |        |
|-----------|-------------------|--------|
| Flip-Flop | <b>Excitation</b> | Tables |

| Q(t)          | Q(t=1) | J | K | Q(t)         | Q(t=1) | T |
|---------------|--------|---|---|--------------|--------|---|
| 0             | 0      | 0 | X | 0            | 0      | 0 |
| 0             | 1      | 1 | X | 0            | 1      | 1 |
| 1             | 0      | X | 1 | 1            | 0      | 1 |
| 1             | 1      | X | 0 | 1            | 1      | 0 |
| (a) <i>JK</i> |        |   |   | (b) <i>T</i> |        |   |

#### CHARACTERISTIC EQUATIONS

The logical properties of a flip-flop, described in the characteristic table, can be expressed algebraically

D flip-flop

$$Q(t+1)=D$$

JK flip-flop

$$Q(t+1)=JQ'+K'Q$$

T flip-flop

$$Q(t+1)=T \oplus Q = TQ' + T'Q$$

# ASYNCHRONOUS SEQUENTIAL CIRCUIT: DIRECT INPUTS

- Some flip-flops have asynchronous inputs that are used to force the flip-flop to a particular state independently of the clock
  - The input that set the flip flop to 1 is called preset or direct set
  - The input that set the flip flop to 0 is called clear or direct
     reset
- When power is turned on in a digital system, the state of the flip-flop is unknown
  - The direct inputs are useful for bringing all flip-flops to a known state prior the clocked operation

## D-FLIP-FLOP WITH ASYNCHRONOUS RESET



## Quiz2

Quiz2 on lect.5 to lect.6 will be next week.

## **THANKS**

30

Next week: sequential circuits analysis and design