

# VHDL LAB1

Digital verification



OMNIA MOHAMED SELIM

### Table of Contents

| behavioral architecture | 2  |
|-------------------------|----|
| design code:            | 2  |
| The first test bench    | 3  |
| RESULTS                 | 4  |
| The second test bench   | 4  |
| RESULTS                 | 5  |
| Structural architecture | ε  |
| Design code             | ε  |
| The first test bench    | 7  |
| Results                 | 7  |
| The second test bench   | 8  |
| Results                 | 8  |
| Dataflow architecture   |    |
| Design code             |    |
| The first test bench    |    |
| Results                 | 10 |
| The second test bench   | 10 |
| Results                 | 11 |
| The third test bench    | 11 |
| Results                 | 13 |

### behavioral architecture

### design code:

```
library IEEE;
LIBRARY std;
use IEEE.STD LOGIC 1164.ALL;
USE ieee.numeric bit.ALL;
use IEEE.std logic arith.all;
use IEEE.numeric_std.all;
use IEEE.std logic signed.all;
entity adder_subtractor
 port( A: IN STD LOGIC VECTOR(3 DOWNTO 0);
    B: IN STD LOGIC VECTOR (3 DOWNTO 0);
    M: IN STD LOGIC;
     S: OUT STD LOGIC VECTOR (3 DOWNTO 0);
     Cout: OUT STD LOGIC);
END adder subtractor;
architecture behavioral of adder subtractor is
begin
   process (A,B,M) IS
   VARIABLE temp:STD LOGIC VECTOR(4 DOWNTO 0);
   begin
       if (M='0') then
         temp:=('0' & A)+('0' & B);
         S<=temp(3 downto 0);</pre>
         Cout \leftarrow temp (4);
       else
    temp:=('0' & A)-('0' & B);
     S<=temp(3 downto 0);</pre>
         Cout \leftarrow temp (4);
        end if;
    end process;
end behavioral;
```

#### The first test bench

#### for testing the behavioral architecture

```
library IEEE;
LIBRARY std;
use IEEE.STD LOGIC 1164.ALL;
USE ieee.numeric bit.ALL;
use IEEE.std_logic_arith.all;
use IEEE.numeric std.all;
use IEEE.std_logic_signed.all;
entity adder_subtractor_tb IS
end adder subtractor tb;
architecture firsttest of adder subtractor tb IS
 component adder subtractor
   port(A: IN std logic vector(3 downto 0);
      B: IN std logic vector (3 downto 0);
      M: IN STD LOGIC;
      S: OUT std logic vector(3 downto 0);
      Cout: OUT STD LOGIC);
   end component;
for dut: adder subtractor USE ENTITY work.adder subtractor(behavioral);
      signal A,B: std logic vector(3 downto 0):="0000";
      signal M: std logic:='0';
--outputs
            signal S: std logic vector(3 downto 0);
      signal Cout: std logic;
 begin
    dut:adder subtractor port map (A,B,M,S,Cout);
    begin
    A<="11111";
    B<="0000";
    M<='1';
    wait for 20 ns;
    assert S="1111" report" FAILED: A=1111, B=0000, M=1 (sum is incorrrect) " severity error;
    assert Cout='0' report" FAILED: A=1111, B=0000, M=1 (carry out is incorrrect) " severity error;
A<="1110";
B<="1100";
M<='0';
wait for 20 ns;
assert S="1010" report" FAILED: A=1110,B=1100,M=0 (sum is incorrrect)" severity error;
assert Cout='1' report" FAILED: A=1110,B=1100,M=0 (carry out is incorrrect)" severity error;
report" passed: A=1110,B=1100,M=0 ===> sum=1010 ,cout=1";
A<="1111";
B<="1011";
M<='1';
m<='1';
wait for 20 ns;
assert S="0100" report" FAILED: A=1111, B=1011, M=1 (sum is incorrrect)" severity error;
assert Cout='0' report" FAILED: A=1111, B=1011, M=1 (carry out is incorrrect)" severity error;
report" passed: A=1111, B=1011, M=1 ===> sum=0100 , cout=0";
A<="0000";
B<="1111";
M<='0';
wait for 20 ns;
assert S="1111" report" FAILED: A=0000,B=1111,M=0 (sum is incorrrect)" severity error;
assert Cout='0' report" FAILED: A=0000,B=1111,M=0 (carry out is incorrrect)" severity error;
report" passed: A=0000,B=1111,M=0 ===> sum=1111,cout=0";
A<="1001";
B<="1111";
M<='0';
M<='0';
wait for 20 ns;
assert S="1000" report" FAILED: A=1001,B=1000,M=0 (sum is incorrrect)" severity error;
assert Cout='1' report" FAILED: A=1001,B=1000,M=0(carry out is incorrrect)" severity error;
report" passed: A=1001,B=1111,M=0 ===> sum=1000 ,cout=1";
 end process;
end firsttest;
```

#### **RESULTS**

```
SIM 18> run

*** Note: PASSED: A=1111,B=0000,M=1 ===> sum=1111,cout=0

**Time: 20 ns Iteration: 0 Instance: /adder_subtractor_tb

*** Note: passed: A=1110,B=1100,M=0 ===> sum=1010 ,cout=1

**Time: 40 ns Iteration: 0 Instance: /adder_subtractor_tb

*** Note: passed: A=1111,B=1011,M=1 ===> sum=0100 ,cout=0

**Time: 60 ns Iteration: 0 Instance: /adder_subtractor_tb

*** Note: passed: A=0000,B=1111,M=0 ===> sum=1111 ,cout=0

**Time: 80 ns Iteration: 0 Instance: /adder_subtractor_tb

**Note: passed: A=1001,B=1111,M=0 ===> sum=1000 ,cout=1

**Time: 100 ns Iteration: 0 Instance: /adder_subtractor_tb
```

| Msgs |                        | Ţ                      | 1                                       | 1                                            | 1                                               | 7 7  |
|------|------------------------|------------------------|-----------------------------------------|----------------------------------------------|-------------------------------------------------|------|
| 1111 | 1111                   | 1110                   | 1111                                    | 0000                                         | 1001                                            | 1111 |
| 0000 | 0000                   | 1100                   | 1011                                    | 1111                                         |                                                 | 0000 |
| 1    |                        | 1                      |                                         |                                              |                                                 |      |
| 0    |                        |                        |                                         |                                              |                                                 | 1    |
| 1111 | 1111                   | 1010                   | 0100                                    | 1111                                         | 1000                                            | 1111 |
|      | 1111<br>0000<br>1<br>0 | 1111<br>0000<br>1<br>0 | 1111 1110 0000 1100 1 0 0 0 0 0 0 0 0 0 | 1111 1110 1111<br>0000 0000 1100 1011<br>1 0 | 1111 1110 1111 0000<br>0000 1100 1011 1111<br>0 | 1111 |

#### The second test bench

#### for testing the behavioral architecture

```
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.std_logic_arith.all;
 USE std.textio.ALL;
entity second tb adder subtractor is
end entity second_tb_adder_subtractor;
architecture secondtest of second_tb_adder subtractor is
component adder_subtractor IS
   port( A: IN std_logic_vector(3 downto 0);
     B: IN std_logic_vector(3 downto 0);
M: IN STD_LOGIC;
      S: OUT std_logic_vector(3 downto 0);
      Cout: OUT STD LOGIC);
-end component adder_subtractor;
 for dut: adder_subtractor USE ENTITY work.adder_subtractor(behavioral);
 signal m_tb,cout_tb: STD_LOGIC;
 signal a_tb, b_tb, s_tb : std_logic_vector(3 downto 0);
begin
   DUT: adder_subtractor port map(a_tb, b_tb,m_tb,s_tb, cout_tb);
 p1:process
      FILE test_f: text OPEN READ_MODE IS "add_sub_test_input.txt";
FILE results_f: text OPEN WRITE_MODE IS "add_sub_test_results.txt";
VARIABLE L: line;
      VARIABLE res 1: line;
      VARIABLE m_var,cout_expected: STD_LOGIC;
      VARIABLE a_var, b_var, VARIABLE c: character;
                                  s_expected:std_logic_vector(3 downto 0);
      VARIABLE pause: time;
          VARIABLE message: string (1 TO 14);
  begin
      WHILE NOT endfile (test_f) LOOP
      READLINE (test_f, L);
     READ (L, a_var);
READ (L, b_var);
  READ (L, m_var);
READ (L, pause);
READ (L, cout_expected);
  READ (L, s_expected);
READ (L, message);
```

```
wait for pause;
     WRITE (res_l, string'(". a = "));
| WRITE (res_l, a_tb);
       WRITE (res_1, string'(", b = "));
WRITE (res_1, b_tb);
       WRITE (res_1, string'(", m = "));
WRITE (res_1, m_tb);
       WRITE (res_1, string'(", Expected cout = "));
WRITE (res_1, cout_expected);
       WRITE (res_l, string'(", Actual cout = "));
       WRITE (res_l, cout_tb);
           WRITE (res_1, string'(", Expected sum = "));
       WRITE (res_1, s_expected);
       WRITE (res_1, string'(", Actual sum = "));
       WRITE (res_1, s_tb);

IF cout_tb /= cout_expected or s_tb /= s_expected THEN
            WRITE (res_1, string'(". Test failed! Error message:"));
WRITE (res_1, message);
            WRITE (res_l, string'(". Test passed."));
       END IF;
       WRITELINE (results f, res 1);
   end loop;
   wait;
 end process p1;
-end architecture secondtest;
add_sub_test_input - Notepad
File Edit Format View Help
1111 0000 1 10 ns 0 1111 FAILED IN SUB
1110 1100 0 10 ns 1 1010 FAILED IN ADD
1111 1011 1 10 ns 0 0100 FAILED IN SUB
0000 1111 0 10 ns 0 1111 FAILED IN ADD
1001 1111 0 10 ns 1 1000 FAILED IN ADD
```

#### RESULTS

add\_sub\_test\_results - Notepad

File Edit Format View Help

```
a = 1111, b = 0000, m = 1, Expected cout = 0, Actual cout = 0, Expected sum = 1111, Actual sum = 1111. Test passed.

a = 1110, b = 1100, m = 0, Expected cout = 1, Actual cout = 1, Expected sum = 1010, Actual sum = 1010. Test passed.

a = 1111, b = 1011, m = 1, Expected cout = 0, Actual cout = 0, Expected sum = 0100, Actual sum = 0100. Test passed.

a = 0000, b = 1111, m = 0, Expected cout = 0, Actual cout = 0, Expected sum = 1111, Actual sum = 1111. Test passed.

a = 1001, b = 1111, m = 0, Expected cout = 1, Actual cout = 1, Expected sum = 1000, Actual sum = 1000. Test passed.
```

| /second_tb_adder_subtractor/a_tb    | 1001 | 1111 | 1110 | 1111 | 0000 | 1001 |
|-------------------------------------|------|------|------|------|------|------|
| /second_tb_adder_subtractor/b_tb    | 1111 | 0000 | 1100 | 1011 | 1111 |      |
| /second_tb_adder_subtractor/cout_tb | 1    |      |      |      |      |      |
| /second_tb_adder_subtractor/m_tb    | 0    |      |      |      |      |      |
| /second_tb_adder_subtractor/s_tb    | 1000 | 1111 | 1010 | 0100 | 1111 | 1000 |
|                                     |      |      |      |      |      |      |

### Structural architecture

## Design code

```
library IEEE;
LIBRARY std;
use IEEE.STD_LOGIC 1164.ALL;
USE ieee.numeric bit.ALL;
use IEEE.std_logic_arith.all;
use IEEE.numeric std.all;
use IEEE.std logic signed.all;
entity FULLADDER is
 port( x,y,cin: IN std_logic;
    s,cout: OUT std_logic);
-end FULLADDER;
architecture behavioral of FULLADDER is
begin
        S<=x XOR y XOR cin;
    cout <= (x AND (y OR cin)) OR (cin AND y);
-end behavioral;
 library IEEE;
 LIBRARY std;
 use IEEE.STD LOGIC 1164.ALL;
 USE ieee.numeric bit.ALL;
 use IEEE.std_logic_arith.all;
 use IEEE.numeric std.all;
 use IEEE.std_logic_signed.all;
entity adder subtractor IS
   port( A: IN std_logic_vector(3 downto 0);
     B: IN std_logic_vector(3 downto 0);
     M: IN STD LOGIC;
     S: OUT std_logic_vector(3 downto 0);
     Cout: OUT STD LOGIC);
end adder_subtractor;
architecture structural of adder_subtractor is
   component FULLADDER
     port( x,y,cin: in std logic;
            s,cout:out std_logic);
   end component;
   signal C0,C1,C2,C3:std logic;
   signal b0,b1,b2,b3:std_logic;
   begin
    b0 \le M XOR B(0);
    b1 \le M XOR B(1);
    b2 \le M XOR B(2);
    b3 \le M XOR B(3);
     FA0 : FULLADDER port map (A(0), b0, M, S(0), C0);
     FA1 : FULLADDER port map (A(1), b1, C0, S(1), C1);
     FA2 : FULLADDER port map (A(2), b2, C1, S(2), C2);
     FA3 : FULLADDER port map(A(3),b3,C2,S(3),C3);
     Cout <= C3 xor M;
   end structural;
```

#### The first test bench

#### for testing the structural architecture

```
library IEEE;
LIBRARY std;
use IEEE.STD LOGIC 1164.ALL;
USE ieee.numeric_bit.ALL;
use IEEE.std_logic_arith.all;
use IEEE.numeric std.all;
use IEEE.std_logic_signed.all;
entity adder subtractor tb IS
-end adder_subtractor_tb;
architecture firsttest of adder subtractor tb IS
component adder subtractor
port(A: IN std_logic_vector(3 downto 0);
   B: IN std logic vector (3 downto 0);
   M: IN STD LOGIC;
   S: OUT std_logic_vector(3 downto 0);
   Cout: OUT STD LOGIC);
 end component;
```

#### Results



```
SIM 31> run

*** Note: PASSED: A=1111,B=0000,M=1 ===> sum=1111,cout=0
Time: 120 ns Iteration: 0 Instance: /adder_subtractor_tb

*** Note: passed: A=1110,B=1100,M=0 ===> sum=1010 ,cout=1
Time: 140 ns Iteration: 0 Instance: /adder_subtractor_tb

*** Note: passed: A=1111,B=1011,M=1 ===> sum=0100 ,cout=0
Time: 160 ns Iteration: 0 Instance: /adder_subtractor_tb

*** Note: passed: A=0000,B=1111,M=0 ===> sum=1111 ,cout=0
Time: 180 ns Iteration: 0 Instance: /adder_subtractor_tb

*** Note: passed: A=1001,B=1111,M=0 ===> sum=1000 ,cout=1
Time: 200 ns Iteration: 0 Instance: /adder_subtractor_tb

*** Note: PASSED: A=1111,B=0000,M=1 ===> sum=1111,cout=0
Time: 220 ns Iteration: 0 Instance: /adder_subtractor_tb
```

#### The second test bench

### for testing the structural architecture

```
library IEEE;
LIBRARY std;
USE ieee.numeric std.ALL;
--USE ieee.numeric bit.ALL;
use IEEE.STD LOGIC 1164.ALL;
use IEEE.std logic arith.all;
USE std.textio.ALL;
entity second tb adder subtractor is
end entity second tb adder subtractor;
architecture secondtest of second tb adder subtractor is
component adder subtractor IS
  port( A: IN std logic vector(3 downto 0);
     B: IN std logic vector(3 downto 0);
     M: IN STD LOGIC;
     S: OUT std logic vector (3 downto 0);
     Cout: OUT STD LOGIC);
end component adder subtractor;
for dut: adder subtractor USE ENTITY work.adder subtractor(structural);
signal m tb, cout tb: STD LOGIC;
signal a tb, b tb, s tb : std logic vector(3 downto 0);
begin
  DUT: adder subtractor port map(a tb, b tb,m tb,s tb, cout tb);
Results
add_sub_test_results - Notepad
ile Edit Format View Help
a = 1111, b = 0000, m = 1, Expected cout = 0, Actual cout = 0, Expected sum = 1111, Actual sum = 1111. Test passed.
a = 1110, b = 1100, m = 0, Expected cout = 1, Actual cout = 1, Expected sum = 1010, Actual sum = 1010. Test passed.
a = 1111, b = 1011, m = 1, Expected cout = 0, Actual cout = 0, Expected sum = 0100, Actual sum = 0100. Test passed.
a = 0000, b = 1111, m = 0, Expected cout = 0, Actual cout = 0, Expected sum = 1111, Actual sum = 1111. Test passed.
a = 1001, b = 1111, m = 0, Expected cout = 1, Actual cout = 1, Expected sum = 1000, Actual sum = 1000. Test passed.
                                               Msgs
  /second_tb_adder_subtractor/a_tb
                                    1001
                                                            11110
                                                                    [1111
                                                                            0000
                                                                                    1001
   /second_tb_adder_subtractor/b_tb
                                    1111
                                                    0000
                                                            11100
                                                                    1011
                                                                            11111
  /second_tb_adder_subtractor/cout_tb
   /second_tb_adder_subtractor/m_tb
   /second_tb_adder_subtractor/s_tb
                                    1000
                                                    11111
                                                           11010
                                                                    0100
                                                                            11111
                                                                                    1000
```

### **Dataflow architecture**

### Design code

```
library IEEE;
LIBRARY std;
use IEEE.STD LOGIC 1164.ALL;
USE ieee.numeric bit.ALL;
use IEEE.std logic arith.all;
use IEEE.numeric std.all;
use IEEE.std logic signed.all;
entity adder subtractor is
  port( A: IN std logic vector(3 downto 0);
     B: IN std logic vector (3 downto 0);
     M: IN STD LOGIC;
     S: OUT std logic vector(3 downto 0);
     Cout: OUT STD LOGIC);
-END adder subtractor;
architecture dataflow of adder subtractor is
   signal temp:STD LOGIC VECTOR(4 DOWNTO 0);
begin
  temp<=('0' & A)+('0' & B) when M='0' else ('0' & A)-('0' & B);
   S<=temp(3 downto 0);</pre>
  Cout <= temp (4);
-end dataflow;
```

#### The first test bench

for testing the dataflow architecture

```
library IEEE;
LIBRARY std;
use IEEE.STD LOGIC 1164.ALL;
USE ieee.numeric bit.ALL;
use IEEE.std logic arith.all;
use IEEE.numeric std.all;
use IEEE.std logic signed.all;
entity adder subtractor tb IS
-end adder_subtractor_tb;
architecture firsttest of adder subtractor tb IS
component adder subtractor
  port(A: IN std logic vector(3 downto 0);
    B: IN std logic vector(3 downto 0);
    M: IN STD LOGIC;
    S: OUT std logic vector (3 downto 0);
    Cout: OUT STD LOGIC);
  end component;
for dut: adder subtractor USE ENTITY work.adder subtractor(dataflow);
    signal A,B: std logic vector(3 downto 0):="0000";
    signal M: std logic:='0';
        signal S: std logic vector(3 downto 0);
    signal Cout: std_logic;
 begin
   dut:adder subtractor port map(A,B,M,S,Cout);
   process
```

#### Results

| Msgs |                        | <b>T</b>               | 7                                | <b>Y</b>              | *                                                                                | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------|------------------------|------------------------|----------------------------------|-----------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1111 | 1111                   | 1110                   | 1111                             | 0000                  | 1001                                                                             | 1111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0000 | 0000                   | 1100                   | 1011                             | 1111                  |                                                                                  | 0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0    |                        |                        |                                  |                       |                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 1    |                        |                        |                                  |                       |                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 1111 | 1111                   | 1010                   | 0100                             | 1111                  | 1000                                                                             | 1111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|      | 1111<br>0000<br>0<br>1 | 1111<br>0000<br>0<br>1 | 1111 (1110 0000 1100 0000 1100 1 | 1111 (1110 (1111 0000 | 1111 (1110 (1111 (0000 0000 0000 0000 (1100 (1011 (1111 0000 1011 (1111 0000 000 | 1111 (1111 (1110 (1111 (1000 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (1001 (100) (1001 (100) (1000 (100) (1000 (100) (1000 (100) (1000 (100) (1000 (100) (1000 (100) (1000 (100) (1000 (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) (100) ( |

```
** Note: PASSED: A=1111,B=0000,M=1 ===> sum=1111,cout=0
Time: 20 ns Iteration: 0 Instance: /adder_subtractor_tb

** Note: passed: A=1110,B=1100,M=0 ===> sum=1010 ,cout=1
Time: 40 ns Iteration: 0 Instance: /adder_subtractor_tb

** Note: passed: A=1111,B=1011,M=1 ===> sum=0100 ,cout=0
Time: 60 ns Iteration: 0 Instance: /adder_subtractor_tb

** Note: passed: A=0000,B=1111,M=0 ===> sum=1111 ,cout=0
Time: 80 ns Iteration: 0 Instance: /adder_subtractor_tb

** Note: passed: A=1001,B=1111,M=0 ===> sum=1000 ,cout=1
Time: 100 ns Iteration: 0 Instance: /adder_subtractor_tb
```

#### The second test bench

for testing the dataflow architecture

```
library IEEE;
LIBRARY std;
USE ieee.numeric std.ALL;
--USE ieee.numeric_bit.ALL;
use IEEE.STD LOGIC 1164.ALL;
use IEEE.std logic arith.all;
USE std.textio.ALL;
entity second tb adder subtractor is
end entity second tb adder subtractor;
architecture secondtest of second tb adder subtractor is
component adder subtractor IS
  port( A: IN std_logic_vector(3 downto 0);
    B: IN std logic vector (3 downto 0);
    M: IN STD LOGIC;
    S: OUT std logic vector (3 downto 0);
    Cout: OUT STD_LOGIC);
end component adder subtractor;
for dut: adder_subtractor USE ENTITY work.adder_subtractor(dataflow);
signal m tb,cout tb: STD LOGIC;
signal a tb, b tb, s tb : std logic vector(3 downto 0);
begin
  DUT: adder subtractor port map (a tb, b tb,m tb,s tb, cout tb);
```

#### Results



### The third test bench

It compares the outputs of the different architecture implementations to each other.

```
library IEEE;
 LIBRARY std;
 use IEEE.STD_LOGIC_1164.ALL;
 USE ieee.numeric_bit.ALL;
 use IEEE.std_logic_arith.all;
 use IEEE.numeric std.all;
 use IEEE.std_logic_signed.all;
entity third_tb_adder_subtractor IS
end third_tb_adder_subtractor;
architecture thirdtest of third_tb_adder_subtractor IS
component adder_subtractor
  port(A: IN std_logic_vector(3 downto 0);
    B: IN std_logic_vector(3 downto 0);
    M: IN STD_LOGIC;
    S: OUT std_logic_vector(3 downto 0);
    Cout: OUT STD_LOGIC);
   end component;
for add_sub_behav: adder_subtractor USE ENTITY work.adder_subtractor(behavioral);
for add_sub_struct: adder_subtractor USE ENTITY work.adder_subtractor(structural);
--inputs
     signal A,B: std_logic_vector(3 downto 0):="0000";
     signal M: std logic:='0';
 --outputs
        signal S_behav,S_struct,S_df: std_logic_vector(3 downto 0);
     signal Cout_behav,Cout_struct,Cout_df: std_logic;
  begin
   add_sub_behav:adder_subtractor port map(A,B,M,S_behav,Cout_behav);
   add_sub_struct:adder_subtractor port map(A,B,M,S_struct,Cout_struct);
   add_sub_dataflow:adder_subtractor port map(A,B,M,S_df,Cout_df);
    process
    begin
```

```
-- compare the outputs of behavioral architecture and structural architecture
  A<="1111";
  B<="0000";
  M<='1';
  wait for 20 ns:
  assert 8_behav=8_struct report" FAILED: A=1111, B=0000, M=1 (the output (sum) of the behavioral architecture and structural architecture is not the same ) " severity error;
  assert Cout_behav=Cout_struct report" FAILED: A=1111,B=0000,M=1(the output (carry out) of the behavioral architecture and structural architecture is not the same) " severity error;
  report" PASSED: A=1111, B=0000, M=1 ===> (the outputs (sum, carry out) of the behavioral architecture and structural architecture are the same ";
  A<="1110"
  B<="1100";
  M<='0':
  wait for 20 ns:
  assert S behav=S struct report" FAILED: A=1110,B=1100,M=0 (the output (sum) of the behavioral architecture and structural architecture is not the same) " severity error;
  assert Cout behav=Cout struct report" FAILED: A=1110,B=1100,M=0(the output (carry out) of the behavioral architecture and structural architecture is not the same ) " severity error;
  report" passed: A=1110_B=1100,M=0 ===> (the outputs (sum, carry out) of the behavioral architecture and structural architecture are the same ) ";
  Δ<="1111" ·
  B<="1011":
  M<='1':
  wait for 20 ns;
  assert 8_behav=5_struct report" FAILED: A=1111,B=1011,M=1 (the output (sum) of the behavioral architecture and structural architecture is not the same)" severity error;
  assert Cout behav=Cout struct report" FAILED: A=1111,B=1011,M=1(the output (carry out) of the behavioral architecture and structural architecture is not the same)" severity error;
  report" passed: A=1111,B=1011,M=1 ===> sum=0100 ,cout=0 the outputs (sum, carry out) of the behavioral architecture and structural architecture are the same";
  A<="0000";
  B<="1111":
  M<='0':
  wait for 20 ns:
  assert S_behav=S_struct report" FAILED: A=0000,B=1111,M=0 (the output (sum) of the behavioral architecture and structural architecture is not the same)" severity error;
  assert Cout_behav=Cout_struct report" FAILED: A=0000, B=1111, M=0 (the output (carry out) of the behavioral architecture and structural architecture is not the same)" severity error;
  report" passed: A=0000, B=1111, M=0 ===> sum=1111 , cout=0 the outputs (sum, carry out) of the behavioral architecture and structural architecture are the same";
  A<="1001":
  B<="1111";
  M<='0';
  wait for 20 ns:
  assert S behav=S struct report" FAILED: A=1001.B=1000.M=0 (the output (sum) of the behavioral architecture and structural architecture is not the same)" severity error;
  assert Cout_behav=Cout_struct report" FAILED: A=1001,B=1000,M=0 (the output (carry out) of the behavioral architecture and structural architecture is not the same)" severity error;
  report" passed: A=1001,B=1111,M=0 ===> sum=1000, cout=1 the outputs (sum, carry out) of the behavioral architecture and structural architecture are the same";
-- compare the outputs of behavioral architecture and dataflow architecture
  A<="1111";
  B<="0000":
  M<='1':
   wait for 20 ns:
   assert 3 behav=3 df report" FAILED: A=1111, B=0000, M=1 (the output (sum) of the behavioral architecture and dataflow architecture is not the same ) " severity error;
   assert Cout behav=Cout df report" FAILED: A=1111,B=0000,M=1(the output (carry out) of the behavioral architecture and dataflow architecture is not the same) " severity error;
  report" PASSED: A=1111,B=0000,M=1 ===>(the outputs (sum, carry out) of the behavioral architecture and dataflow architecture are the same ";
  A<="1110":
  B<="1100";
  M<='0':
   wait for 20 ns:
   assert S behav=S df report" FAILED: A=1110,B=1100,M=0 (the output (sum) of the behavioral architecture and dataflow architecture is not the same) " severity error;
   assert Cout_behav=Cout_df report" FAILED: A=1110,B=1100,M=0(the output (carry out) of the behavioral architecture and dataflow architecture is not the same ) " severity error;
  report" passed: A=1110,B=1100,M=0 ===> (the outputs (sum, carry out) of the behavioral architecture and dataflow architecture are the same ) ";
  A<="1111";
  B<="1011";
  M<='1':
   wait for 20 ns:
   assert 8_behav=8_df report" FAILED: A=1111,B=1011,M=1 (the output (sum) of the behavioral architecture and dataflow architecture is not the same)" severity error;
   assert Cout behav=Cout of report" FAILED: A=1111,B=1011,M=1(the output (carry out) of the behavioral architecture and dataflow architecture is not the same)" severity error;
  report" passed: A=1111,B=1011,M=1 ===> sum=0100 ,cout=0 the outputs (sum, carry out) of the behavioral architecture and dataflow architecture are the same";
  A<="00000";
  B<="1111";
  M<='0':
  assert S behav=S df report" FAILED: A=0000, B=1111, M=0 (the output (sum) of the behavioral architecture and dataflow architecture is not the same) " severity error;
   assert Cout_behav=Cout_df report" FAILED: A=0000,B=1111,M=0(the output (carry out) of the behavioral architecture and dataflow architecture is not the same)" severity error;
   report" passed: A=0000, B=1111, M=0 ===> sum=1111 , cout=0 the outputs (sum, carry out) of the behavioral architecture and dataflow architecture are the same";
  A<="1001";
  B<="1111";
  M<='0';
   wait for 20 ns:
   assert S behav=S df report" FAILED: A=1001, B=1000, M=0 (the output (sum) of the behavioral architecture and dataflow architecture is not the same)" severity error;
   assert Cout_behav=Cout_df report" FAILED: A=1001,B=1000,M=0(the output (carry out) of the behavioral architecture and dataflow architecture is not the same)" severity error;
   report" passed: A=1001,B=1111,M=0 ===> sum=1000 ,cout=1 the outputs (sum, carry out) of the behavioral architecture and dataflow architecture are the same";
```

```
-- compare the outputs of dataflow architecture and structural architecture
  A<="11111":
  B<="00000":
  Me=!1!.
  wait for 20 ns;
   assert S df=S struct report" FAILED: A=1111, B=0000, M=1 (the output (sum) of the dataflow architecture and structural architecture is not the same ) " severity error;
   assert Cout_df=Cout_struct report" FAILED: A=1111,B=0000,M=1(the output (carry out) of the dataflow architecture and structural architecture is not the same) " severity error;
  report" PASSED: A=1111,B=0000,M=1 ===>(the outputs (sum, carry out) of the dataflow architecture and structural architecture are the same ";
  A<="1110":
  B<="1100":
  M<=101:
   wait for 20 ns:
   assert S df=S struct report" FAILED: A=1110,B=1100,M=0 (the output (sum) of the dataflow architecture and structural architecture is not the same) " severity error;
   assert Cout_df=Cout_struct report" FAILED: A=1110,B=1100,M=0(the output (carry out) of the dataflow architecture and structural architecture is not the same ) " severity error;
   report" passed: A=1110.B=1100.M=0 ===> (the outputs (sum. carry out) of the dataflow architecture and structural architecture are the same ) ";
  Δ<="1111":
  B<="1011";
  M<='11':
  wait for 20 ns:
   assert S df=S struct report" FAILED: A=1111,B=1011,M=1 (the output (sum) of the dataflow architecture and structural architecture is not the same)" severity error;
   assert Cout df=Cout struct report" FAILED: A=1111,B=1011,M=1(the output (carry out) of the dataflow architecture and structural architecture is not the same)" severity error;
   report" passed: A=1111,B=1011,M=1 ===> sum=0100 ,cout=0 the outputs (sum, carry out) of the dataflow architecture and structural architecture are the same";
  A<="00000":
  B<="11111";
  M<='0':
   wait for 20 ns:
   assert S df=S struct report" FAILED: A=0000,B=1111,M=0 (the output (sum) of the dataflow architecture and structural architecture is not the same)" severity error;
   assert Cout_df=Cout_struct report" FAILED: A=0000,B=1111,M=0(the output (carry out) of the dataflow architecture and structural architecture is not the same)" severity error;
   report" passed: A=0000,B=1111,M=0 ===> sum=1111 ,cout=0 the outputs (sum, carry out) of the dataflow architecture and structural architecture are the same";
  A<="1001":
  B<="1111";
  M<='0':
  wait for 20 ns:
   assert S df=S struct report" FAILED: A=1001, B=1000, M=0 (the output (sum) of the dataflow architecture and structural architecture is not the same)" severity error;
  assert Cout_df=Cout_struct report" FAILED: A=1001, B=1000, M=0(the output (carry out) of the dataflow architecture and structural architecture is not the same)" severity error;
   report" passed: A=1001,B=1111,M=0 ===> sum=1000 ,cout=1 the outputs (sum, carry out) of the dataflow architecture and structural architecture are the same";
  end process;
  end thirdtest;
Results
sim:/tnird_tb_adder_subtractor/5_struct
```

```
VSIM 50> run
# ** Note: PASSED: A=1111,B=0000,M=1 ===>>(the outputs (sum, carry out) of the behavioral architecture and structural architecture are the same
     Time: 20 ns Iteration: 0 Instance: /third_tb_adder_subtractor
# ** Note: passed: A=1110,B=1100,M=0 ===> (the outputs (sum, carry out) of the behavioral architecture and structural architecture are the same )
     Time: 40 ns Iteration: 0 Instance: /third tb adder subtractor
# ** Note: passed: A=1111,B=1011,M=1 ===> sum=0100,cout=0 the outputs (sum, carry out) of the behavioral architecture and structural architecture are the same
     Time: 60 ns Iteration: 0 Instance: /third_tb_adder_subtractor
  ** Note: passed: A=0000,B=1111,M=0 ===> sum=1111 ,cout=0 the outputs (sum, carry out) of the behavioral architecture and structural architecture are the same
     Time: 80 ns Iteration: 0 Instance: /third_tb_adder_subtractor
# ** Note: passed: A=1001,B=1111,M=0 ===> sum=1000 ,cout=1 the outputs (sum, carry out) of the behavioral architecture and structural architecture are the same
     Time: 100 ns Iteration: 0 Instance: /third_tb_adder_subtractor
VSIM 51> run
# ** Note: PASSED: A=1111,B=0000,M=1 ===>(the outputs (sum, carry out) of the behavioral architecture and dataflow architecture are the same
     Time: 120 ns Iteration: 0 Instance: /third tb adder subtractor
# ** Note: passed: A=1110,B=1100,M=0 ===> (the outputs (sum, carry out) of the behavioral architecture and dataflow architecture are the same )
     Time: 140 ns Iteration: 0 Instance: /third_tb_adder_subtractor
  ** Note: passed: A=1111,B=1011,M=1 ===> sum=0100 ,cout=0 the outputs (sum, carry out) of the behavioral architecture and dataflow architecture are the same
     Time: 160 ns Iteration: 0 Instance: /third tb adder subtractor
  ** Note: passed: A=0000,B=1111,M=0 ===> sum=1111 ,cout=0 the outputs (sum, carry out) of the behavioral architecture and dataflow architecture are the same
     Time: 180 ns Iteration: 0 Instance: /third_tb_adder_subtractor
# ** Note: passed: A=1001,B=1111,M=0 ===> sum=1000 ,cout=1 the outputs (sum, carry out) of the behavioral architecture and dataflow architecture are the same
     Time: 200 ns Iteration: 0 Instance: /third_tb_adder_subtractor
  ** Note: PASSED: A=1111,B=0000,M=1 ===>(the outputs (sum, carry out) of the dataflow architecture and structural architecture are the same
     Time: 220 ns Iteration: 0 Instance: /third_tb_adder_subtractor
** Note: passed: A=1110,B=1100,M=0 ===> (the outputs (sum, carry out) of the dataflow architecture and structural architecture are the same )
  Time: 240 ns Iteration: 0 Instance: /third_tb_adder_subtractor
** Note: passed: A=1111,B=1011,M=1 ===> sum=0100 ,cout=0 the outputs (sum, carry out) of the dataflow architecture and structural architecture are the same
  Time: 260 ns Iteration: 0 Instance: /third_tb_adder_subtractor
** Note: passed: A=0000,B=1111,M=0 ===> sum=1111 ,cout=0 the outputs (sum, carry out) of the dataflow architecture and structural architecture are the same
  Time: 280 ns Iteration: 0 Instance: /third_tb_adder_subtractor
** Note: passed: A=1001,B=1111,M=0 ===> sum=1000 ,cout=1 the outputs (sum, carry out) of the dataflow architecture and structural architecture are the same
  Time: 300 ns Iteration: 0 Instance: /third_tb_adder_subtractor
```

| •                                         | Msgs |      | V    | ٧    | Ţ    | Ţ    | Ţ.   | 7    | Ţ    | Ţ    | Ţ    | 7    | Y    | Y    | Ţ    | Y Y  |
|-------------------------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| - <pre>/third_tb_adder_subtractor/A</pre> | 1001 | 1111 | 1110 | 1111 | 0000 | 1001 | 1111 | 1110 | 1111 | 0000 | 1001 | 1111 | 1110 | 1111 | 0000 | 1001 |
| - /third_tb_adder_subtractor/B            | 1111 | 0000 | 1100 | 1011 | 1111 |      | 0000 | 1100 | 1011 | 1111 |      | 0000 | 1100 | 1011 | 1111 |      |
| /third_tb_adder_subtractor/Cout_behav     | 1    |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| /third_tb_adder_subtractor/Cout_df        | 1    |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| /third_tb_adder_subtractor/Cout_struct    | 1    |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| /third_tb_adder_subtractor/M              | 0    |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| /third_tb_adder_subtractor/S_behav        | 1000 | 1111 | 1010 | 0100 | 1111 | 1000 | 1111 | 1010 | 0100 | 1111 | 1000 | 1111 | 1010 | 0100 | 1111 | 1000 |
| /third_tb_adder_subtractor/S_df           | 1000 | 1111 | 1010 | 0100 | 1111 | 1000 | 1111 | 1010 | 0100 | 1111 | 1000 | 1111 | 1010 | 0100 | 1111 | 1000 |
| /third_tb_adder_subtractor/S_struct       | 1000 | 1111 | 1010 | 0100 | 1111 | 1000 | 1111 | 1010 | 0100 | 1111 | 1000 | 1111 | 1010 | 0100 | 1111 | 1000 |