## 34.4 A 3nm, 32.5TOPS/W, 55.0TOPS/mm² and 3.78Mb/mm² Fully-Digital Compute-in-Memory Macro Supporting INT12 × INT12 with a Parallel-MAC Architecture and Foundry 6T-SRAM Bit Cell

Hidehiro Fujiwara¹, Haruki Mori¹, Wei-Chang Zhao¹, Kinshuk Khare¹, Cheng-En Lee¹, Xiaochen Peng², Vineet Joshi³, Chao-Kai Chuang¹, Shu-Huan Hsu¹, Takeshi Hashizume⁴, Toshiaki Naganuma⁴, Chen-Hung Tien¹, Yao-Yi Liu¹, Yen-Chien Lai¹, Chia-Fu Lee¹, Tan-Li Chou¹, Kerem Akarvardar², Saman Adham³, Yih Wang¹, Yu-Der Chih¹, Yen-Huei Chen¹, Hung-Jen Liao¹, Tsung-Yung Jonathan Chang¹

; ¹TSMC, Hsinchu, Taiwan B²TSMC, San Jose, CA S³TSMC, Ottawa, Canada G⁴TSMC, Yokohama, Japan

Compute-in-memory (CIM) is being widely explored to minimize power consumption related to data movement and multiply-and-accumulate (MAC) operations for AI edge devices. Compared to analog based CIMs, digital-based CIMs (DCIM), which include small, distributed SRAM banks and a customized MAC unit, realize massively parallel computation with no accuracy loss and better power-performance-area (PPA) scaling with advanced technologies. However, balancing operating efficiency per area (TOPS/mm²) and bit density (Mb/mm²) is one of the challenges in prior DCIMs because of low operating throughput caused by bit-serial input and a small number of rows. In this paper, we introduce a 3nm SRAM-based DCIM macro, which is based on foundry 6T SRAM bit cells and a parallel-MAC scheme to improve bit cell density and operating throughput. The DCIM macro is implemented with CIM BIST in a test chip, and confirms ultra-low voltage MAC operation down to 360mV, and 1.5GHz operation at 0.9V. The DCIM achieves 32.5TOPS/W (assuming a 25% input toggle rate and a 50% weight = 1 distribution), 55.0TOPS/mm² and 3.78 Mb/mm².

 $\stackrel{7}{\sim}$  Figure 34.4.1 summarizes the architecture of the 3nm DCIM macro. The DCIM macro is Sconfigured with 72 input channels, 4 output channels and 18 weight sets. The DCIM lpha macro supports MAC operations with signed INT12 format [1], offering a good tradeoff between accuracy and PPA (compared to INT8 and FP16). To balance TOPS/mm<sup>2</sup> vs Mb/mm<sup>2</sup>, we use a foundry provided 6T-SRAM bit cell, with a 0.026µm<sup>2</sup> cell size, and a parallel-MAC scheme based on look-up-tables (LUTs) [2]. Weight memory storage is partitioned into 18 segments for 18 input channels. Each segment consists of 18 rows and 192 columns. 192 columns include 12b for INT12, 4 input channels and 4 output channels (i.e.  $12 \times 4 \times 4$ ). The MAC unit processes the  $12b \times 12b$  parallel MAC operation  $\bar{\mathcal{S}}$  and it receives 3456 bits weight data (12b × 72 input channels ×4 output channels) from the memory and 864 bits input data ( $12b \times 72$  input channels). Because there is a gap of minimum operating voltage  $(V_{\text{MIN}})$  between the SRAM bit cell and the MAC logic, there  $\stackrel{\mathcal{L}}{\mathcal{L}}$  are two power domains ( $V_{DD}$  and  $V_{DDM}$ ) in the macro:  $V_{DDM} \geq V_{DD}$  and  $V_{DD}$  can be reduced below 0.4V.  $V_{DDM}$  is assigned to the SRAM array to ensure SRAM functionality and  $V_{DD}$ is assigned to interface and MAC unit for power saving. Low-V<sub>t</sub> devices are mainly used in the V<sub>DD</sub> domain to support high-speed operation even in the ultra-low voltage range. High-V<sub>t</sub> devices are used in the V<sub>DDM</sub> domain for leakage reduction. Level shifters (LS)  $\tilde{\omega}$  are implemented before the address decoder to transfer data between the  $V_{DD}$  and  $V_{DDM}$  $\overset{\Xi}{\wp}$  domains. On the other hand, no level shifters are required between SRAM output and ર્નું MAC unit since the signal propagation from  $V_{ exttt{DDM}}$  (high) to  $V_{ exttt{DD}}$  (low voltage) presents no ্ৰত্তissues in terms of functionality.

Figure 34.4.2 shows the schematic for the SRAM array and local IO (LIO) circuitry for one output channels (48 columns). To increase cell efficiency, we use the flying-BL scheme [3] and arrays of two segments are directly abutted, eliminating any empty space.

Because of the cell efficiency improvement due to the flying-BL scheme, the total macro area is around 5% smaller. Unlike conventional SRAM operations, all segments are simultaneously accessed and in total 18 WLs/macro are asserted to enable high bandwidth readout. The readout data from all columns in all segments are then propagated to the MAC unit. We eliminated sense amplifiers because there are only 18 rows in each segment and the BL discharge period is short. This simplifies the read path in LIO circuitry and minimizes the area and read energy. Moreover, only one WL in a macro is selected and 4:1 multiplexer is used in the LIO write circuitry to mitigate routing congestion. For the write operation the weight data is updated for only one input channel (i.e., 12 bit × 4 output channels) in each cycle.

The parallel MAC scheme not only achieves a higher throughput but also a lower energy consumption. Figure 34.4.3 explains the data pattern dependency in real workloads and the data toggle rate difference between serial and parallel MAC operations. We analyzed the data pattern and toggle rate difference on AlexNet, ResNet-50, MobileNetV2 and Inception-v1 running inference on the ImageNet dataset. As shown on Fig. 34.4.3(left), the input data toggle rate for the MSBs is lower than that for the LSBs, for all CNNs we analyzed because the MSBs show a stronger data correlation compared to the LSBs. Due to the bit-serial input, from MSB to LSB, the serial MAC misses the MSB data correlation. The toggle rate comparison summary shown in Fig 34.4.2(right) shows a reduced input toggle rate in the parallel MAC compared to the serial MAC, which lowers power consumption. In addition to parallel operation, we have also leveraged LUTs in the MAC unit [2]. Because the LUT approach can share summation results f two weights (weight0, weight1, weight1 + weight0 or 0) with multiple bits of input, the device count and delay are reduced. As an example, compared to a Booth multiplier, a 7% smaller device count and a 5% faster speed can be achieved by using the LUT approach.

Figure 34.4.4 shows the three-sage pipelined operation in the DCIM macro. The first stage is the SRAM array access, and the MAC operation is divided into two subsequent stages. Because of the weight stationary dataflow, SRAM array accesses occur only when the weight update for a MAC is required. In addition, SRAM array accesses, MAC stage 1 and 2, can be executed simultaneously without incurring any penalty in timing (see cycle #5 in Fig. 34.4.4). The cycle time for each stage when the  $V_{\text{DDM}}$  voltage is set to 0.675V is shown on the bottom left of Fig. 34.4.4. Because we fine tune the gate and RC delays in MAC stages using a device-level STA tool, the cycle time for MAC stage1 and stage2 remain essentially the same across voltage. Operating speed is determined by the MAC unit when  $V_{\text{\tiny DD}}$  is lower than  $V_{\text{\tiny DDM}},$  while operating speed is nearly the same among SRAM array access, MAC stage1 and stage2 when  $V_{\text{DD}}$  and  $V_{\text{DDM}}$  are similar. When the input toggle rate is 25% and weight=1 probability is 50%, the energy efficiency at 0.55V is 32.5TOPS/W, 22.5TOPS/W and 12.1TOPS/W for no SRAM array access, an SRAM array access every four cycles, and an SRAM array access every cycle, respectively. When the SRAM array is accessed, additional power is consumed, in both the SRAM array and the MAC unit, due to signal toggles from both input and weight.

Figure 34.4.7 shows the 3nm FinFET test chip micrograph. The DCIM macro area is 0.0157mm<sup>2</sup>. The bit capacity per macro is 60.75kb; hence, the bit density per area is 3.78Mb/mm<sup>2</sup>. Since BIST and DFT schemes are key components for mass production, we also implemented CIM BIST based on a commercial MBIST engine. The CIM BIST includes a custom algorithm for the DCIM macro and realizes >99% fault coverage in a gate-level fault simulator. The area overhead of CIM BIST is around 4% for one CIM BIST per macro and testing time for each macro is <2ms. The area overhead can be smaller if one CIM BIST is shared across multiple macros, although that would increase the testing time. Figure 34.4.5 summarizes measurement results for the SS corner wafer. The chart on the left is  $V_{MIN}$  measurement results at -40°C. The plots using a red color are for when both  $V_{DD}$  and  $V_{DDM}$  are swept at the same time (i.e.  $V_{DD} = V_{DDM}$ ). We confirmed V<sub>MIN</sub> becomes below 0.6V with 95% yield. On the other hand, the plots using a blue color are for when  $V_{DD}$  is swept and  $V_{DDM}$  is fixed. We observed  $V_{MIN}$  then becomes 0.36V with a 95% yield. Since the MAC unit, which is the most critical component for energy consumption, can operate at a ultralow voltage, the DCIM can realize better TOPS/W compared to the single rail design (i.e.  $V_{DD}=V_{DDM}$ ). We observed a good match between the simulated and measured power. We also measured the frequency vs. voltage Shmoo at -40°C. At a fixed  $V_{DDM}$  voltage the measured operating frequency is 300MHz, 650MHz and 1.5GHz at 0.4, 0.5 and 0.9V. Figure 34.4.6 compares this work with prior work: compared to [1], TOPS/W, Mb/mm<sup>2</sup> and TOPS/mm<sup>2</sup> are 47, 23 and 65% better.

## References:

- [1] H. Mori et al., "A 4nm 6163-TOPS/W/b 4790-TOPS/mm²/b SRAM Based Digital-Computing-in-Memory Macro Supporting Bit-Width Flexibility and Simultaneous MAC and Weight Update," ISSCC, pp. 132-133, 2023.
- [2] C.-F. Lee et al., "A 12nm 121-TOPS/W 41.6-TOPS/mm<sup>2</sup> All Digital Full Precision SRAM-based Compute-in-Memory with Configurable Bit-width For Al Edge Applications," *IEEE Symp. on VLSI Tech. and Circ.*, pp. 24-25, June 2022.
- [3] J. Chang et al., "A 7nm 256Mb SRAM in high-k metal-gate FinFET technology with write-assist circuitry for low-VMIN applications," *ISSCC*, pp. 206-207, 2017.
- [4] G. Jedhe et al., "A 12nm 137 TOPS/W Digital Compute-In-Memory using Foundry 8T SRAM Bitcell supporting 16 Kernel Weight Sets for Al Edge Applications," *IEEE Symp. on VLSI Tech. and Circ.*, June 2023.
- [5] G. Desoli et al., "A 40-310TOPS/W SRAM-Based All-Digital Up to 4b In-Memory Computing Multi-Tiled NN Accelerator in FD-SOI 18nm for Deep-Learning Edge Applications," *ISSCC*, pp. 260-261, 2023.





Figure 34.4.1: CIM architecture and dual-rail power assignment.

Figure 34.4.2: Array with flying-BL and local-IO circuitry.





Figure 34.4.3: Parallel vs serial MAC comparison.

Figure 34.4.5: Chip measurement results with CIM BIST.

Figure 34.4.4: SRAM array access and pipeline operation.



|                              | ISSCC'23 [1]                                     | VLSI'22 [2]                 | VLSI'23 [4]   | ISSCC'23 [5]                | This work                                                  |
|------------------------------|--------------------------------------------------|-----------------------------|---------------|-----------------------------|------------------------------------------------------------|
| Technology                   | 4nm                                              | 12nm                        | 12nm          | 18nm                        | 3nm                                                        |
| Bitcell                      | 8Tx2 +OAI (2bit)                                 | NA                          | 8T2P          | 8T2P                        | 6T                                                         |
| VDD                          | 0.32 ~ 1.1V                                      | 0.72V                       | 0.55 ~ 0.99V  | 0.525 ~ 1.0V                | 0.36 ~ 1.1V                                                |
| Array size (Kb)              | 54                                               | 8                           | 64            | 256                         | 60.75                                                      |
| weight sets                  | 2                                                | 1                           | 16            | 32                          | 18                                                         |
| Macro area (mm²)             | 0.0172                                           | 0.0323                      | 0.0455        | 0.526                       | 0.0157                                                     |
| Simultaneous<br>MAC + Write  | Yes                                              | No                          | Yes           | Yes                         | Yes                                                        |
| Mb/mm²                       | 3.07                                             | 0.24                        | 1.37          | 0.48                        | 3.78                                                       |
| Input Ch                     | 64                                               | 64                          | 64            | 32                          | 72                                                         |
| Output Ch                    | 64                                               | 16                          | 16            | 64                          | 4                                                          |
| Format                       | INT12                                            | INT4                        | INT4          | INT4                        | INT12                                                      |
| TOPS/W (*)<br>(weight=1 50%) | 319 (input=1 10%)<br>199 (input=1 25%)<br>@0.55V | 121 (input=1 10%)<br>@0.72V | 137<br>@0.55V | 58 (input=1 25%)<br>@0.525V | 484 (input 10% toggle)<br>293 (input 25% toggle)<br>@0.55V |
| TOPS/mm² (*)                 | 299.7 @0.9V                                      | 41.6 @0.72V                 | 11.3 @0.99V   | 13.6 @1.0V                  | 495.3 @0.9V                                                |

Figure 34.4.6: PPA summary and comparison to prior work.

## **ISSCC 2024 PAPER CONTINUATIONS**

