# **CS224**

Section No.: 3

**Spring 2021 Lab No.:** 6

Your Full Name/Bilkent ID: Nurettin Onur Vural / 21902330

### CS 224 LAB6-PART 2: Experiments with Data Cache Parameters

• For N = 25

a)

|                   | Block Size (wo | Block Size (word) |            |            |            |  |  |
|-------------------|----------------|-------------------|------------|------------|------------|--|--|
| Cache Size (byte) | 2              | 4                 | 8          | 16         | 32         |  |  |
| 128 B             | Cache miss     | Cache miss        | Cache miss | Cache miss | Cache miss |  |  |
|                   | count: 375     | count: 190        | count: 97  | count: 50  | count: 26  |  |  |
|                   | Cache miss     | Cache miss        | Cache miss | Cache miss | Cache miss |  |  |
|                   | rate: 34%      | rate: 17%         | rate: 9%   | rate: 5%   | rate: 2%   |  |  |
| 256 B             | Cache miss     | Cache miss        | Cache miss | Cache miss | Cache miss |  |  |
|                   | count: 375     | count: 10033      | count: 97  | count: 50  | count: 26  |  |  |
|                   | Cache miss     | Cache miss        | Cache miss | Cache miss | Cache miss |  |  |
|                   | rate: 34%      | rate: 25%         | rate: 9%   | rate: 5%   | rate: 2%   |  |  |
| 512 B             | Cache miss     | Cache miss        | Cache miss | Cache miss | Cache miss |  |  |
|                   | count: 375     | count: 10033      | count: 97  | count: 50  | count: 26  |  |  |
|                   | Cache miss     | Cache miss        | Cache miss | Cache miss | Cache miss |  |  |
|                   | rate: 34%      | rate: 25%         | rate: 9%   | rate: 5%   | rate: 2%   |  |  |
| 1024 B            | Cache miss     | Cache miss        | Cache miss | Cache miss | Cache miss |  |  |
|                   | count: 375     | count: 10033      | count: 97  | count: 50  | count: 26  |  |  |
|                   | Cache miss     | Cache miss        | Cache miss | Cache miss | Cache miss |  |  |
|                   | rate: 34%      | rate: 25%         | rate: 9%   | rate: 5%   | rate: 2%   |  |  |
| 2048 B            | Cache miss     | Cache miss        | Cache miss | Cache miss | Cache miss |  |  |
|                   | count: 20062   | count: 10033      | count: 97  | count: 50  | count: 26  |  |  |
|                   | Cache miss     | Cache miss        | Cache miss | Cache miss | Cache miss |  |  |
|                   | rate: 50%      | rate: 25%         | rate: 9%   | rate: 5%   | rate: 2%   |  |  |

Table 1: Miss rates according to varied cache size and block size for row-major traversel



Graph 1: Relation between block size and miss rate of 25\*25 dimension matrix for row-major averaging

|                   | Block Size (wo | Block Size (word) |            |            |            |  |  |
|-------------------|----------------|-------------------|------------|------------|------------|--|--|
| Cache Size (byte) | 2              | 4                 | 8          | 16         | 32         |  |  |
| 128 B             | Cache miss     | Cache miss        | Cache miss | Cache miss | Cache miss |  |  |
|                   | count: 687     | count: 657        | count: 643 | count: 635 | count: 503 |  |  |
|                   | Cache miss     | Cache miss        | Cache miss | Cache miss | Cache miss |  |  |
|                   | rate: 62%      | rate: 59%         | rate: 58%  | rate: 57%  | rate: 45%  |  |  |
| 256 B             | Cache miss     | Cache miss        | Cache miss | Cache miss | Cache miss |  |  |
|                   | count: 387     | count: 399        | count: 643 | count: 635 | count: 503 |  |  |
|                   | Cache miss     | Cache miss        | Cache miss | Cache miss | Cache miss |  |  |
|                   | rate: 35%      | rate: 36%         | rate: 58%  | rate: 57%  | rate: 45%  |  |  |
| 512 B             | Cache miss     | Cache miss        | Cache miss | Cache miss | Cache miss |  |  |
|                   | count: 387     | count: 207        | count: 553 | count: 626 | count: 503 |  |  |
|                   | Cache miss     | Cache miss        | Cache miss | Cache miss | Cache miss |  |  |
|                   | rate: 35%      | rate: 19%         | rate: 50%  | rate: 56%  | rate: 45%  |  |  |
| 1024 B            | Cache miss     | Cache miss        | Cache miss | Cache miss | Cache miss |  |  |
|                   | count: 387     | count: 207        | count: 208 | count: 493 | count: 503 |  |  |
|                   | Cache miss     | Cache miss        | Cache miss | Cache miss | Cache miss |  |  |
|                   | rate: 35%      | rate: 19%         | rate: 19%  | rate: 44%  | rate: 45%  |  |  |
| 2048 B            | Cache miss     | Cache miss        | Cache miss | Cache miss | Cache miss |  |  |
|                   | count: 387     | count: 195        | count: 104 | count: 138 | count: 211 |  |  |
|                   | Cache miss     | Cache miss        | Cache miss | Cache miss | Cache miss |  |  |
|                   | rate: 35%      | rate: 18%         | rate: 9%   | rate: 12%  | rate: 19%  |  |  |

Table 2: Miss rates according to varied cache size and block size for column-major traversel



Graph 2: Relation between block size and miss rate of 25\*25 dimension matrix for column-major averaging

#### b)

| Hit quality / Charactheristics |                        | Cache Architecture |                         |                            |  |
|--------------------------------|------------------------|--------------------|-------------------------|----------------------------|--|
|                                |                        | Direct Mapped      | Fully Associative (LRU) | Fully Associative (Random) |  |
| Poor                           | Block Size: 2 words    | 687 miss count     | 687 miss count          | 595 miss count             |  |
|                                | Cache Size: 128 bytes  | 62% miss rate      | 62% miss rate           | 54% miss rate              |  |
| Medium                         | Block Size: 2 words    | 387 miss count     | 387 miss count          | 518 miss count             |  |
|                                | Cache Size: 256 bytes  | 35% miss rate      | 35% miss rate           | 47% miss rate              |  |
| Good                           | Block Size: 8 words    | 104 miss count     | 118 miss count          | 108 miss count             |  |
|                                | Cache Size: 2048 bytes | 9% miss rate       | 11% miss rate           | 10% miss rate              |  |

Table 3: Miss rates of varied hit qualities of 25\*25 matrix column traversel according to cache architecture properties



Graph 3: Relation between block size and miss rate of 25\*25 dimension matrix for column-major averaging with three different cache architectures

It can be observed from the relation that Fully Asc. LRU and Direct Mapped architectures show parellelism overall and this is due to the fact that for column-major averaging technique, bringing neighbor items do not provide any extra advantage over Direct Mapping since in column traversel instead of the next items of the array, a much different strategy is playing out where the columnwise addresses are calculated. In this respect, as column traversel is used for our case, spatial locality principle does not contribute to a huge difference in terms of hit rate improvement. When it comes to random block replacement policy, it can also be noticed that the values are not much different but since it repleces the items in a random fashion, in some parts it provides efficency whereas other parts does not.

c)

## Medium Hit Rate Configuration: 387 miss count & 35% miss rate (2 words, 256 bytes)

| N (Number of Ways) | 2   | 4   | 8   | 16  |
|--------------------|-----|-----|-----|-----|
| Hit Rate           | 58% | 65% | 65% | 65% |
| Miss Rate          | 42% | 35% | 35% | 35% |
| Number of Misses   | 471 | 387 | 387 | 387 |

Table 4: Data of medium hit rate for varied set number values

#### Good Hit Rate Configuration: 104 miss count & 9% miss rate (8 words, 2048 bytes)

| N (Number of     | 2   | 4   | 8   | 16  |
|------------------|-----|-----|-----|-----|
| Ways)            |     |     |     |     |
| Hit Rate         | 90% | 90% | 89% | 89% |
| Miss Rate        | 10% | 10% | 11% | 11% |
| Number of Misses | 108 | 114 | 118 | 118 |

Table 5: Data of good hit rate for varied set number values

## Poor Hit Rate Configuration: 687 miss count & 62% miss rate (2 words, 128 bytes)

| N (Number of     | 2   | 4   | 8   | 16  |
|------------------|-----|-----|-----|-----|
| Ways)            |     |     |     |     |
| Hit Rate         | 38% | 38% | 38% | 38% |
| Miss Rate        | 62% | 62% | 62% | 62% |
| Number of Misses | 687 | 687 | 687 | 687 |

Table 6: Data of poor hit rate for varied set number values

From the results it can be observed that; although it lowers the hardware cost, changing the number of sets in N-way set associative architecture does not provide any significant change for all three hit rate configurations in terms of improving the hit rate efficiency in this example. Medium hit rate operates on its expected value with the ste numbers bigger than 2, good hit rate produces the best results with set number 2, poor hit rate yields same result overall. Although there are such differences, almost all the possible set numbers in the tables produce the same result nonetheless and there may be two possible reasons behind this result. Firstly, as stated in part b, because of the nature of column-major addition the spatial locality principles hold same and regardless of the set number, the data is obtained by column address calculation which indicates that neighboring data values (next items in the array) are not the values to be used actually. Another possible reason is connected with the matrix size itself. Although the matrix size is considerably large, with it becoming larger and larger, approaching to infinity, the change for set number to make a difference in terms of improving the overall hit rate increases since it is much more important for cache memory to hold much larger amout of items within.

### • For N = 100

a)

|                   | Block Size (word) |             |             |            |            |
|-------------------|-------------------|-------------|-------------|------------|------------|
| Cache Size (byte) | 2                 | 4           | 8           | 16         | 32         |
| 128 B             | Cache miss        | Cache miss  | Cache miss  | Cache miss | Cache miss |
|                   | count: 5062       | count: 2533 | count: 1268 | count: 635 | count: 319 |
|                   | Cache miss        | Cache miss  | Cache miss  | Cache miss | Cache miss |
|                   | rate: 48%         | rate: 24%   | rate: 12%   | rate: 6%   | rate: 3%   |
| 256 B             | Cache miss        | Cache miss  | Cache miss  | Cache miss | Cache miss |
|                   | count: 5062       | count: 2533 | count: 1268 | count: 635 | count: 319 |
|                   | Cache miss        | Cache miss  | Cache miss  | Cache miss | Cache miss |
|                   | rate: 48%         | rate: 24%   | rate: 12%   | rate: 6%   | rate: 3%   |
| 512 B             | Cache miss        | Cache miss  | Cache miss  | Cache miss | Cache miss |
|                   | count: 5062       | count: 2533 | count: 1268 | count: 635 | count: 319 |
|                   | Cache miss        | Cache miss  | Cache miss  | Cache miss | Cache miss |
|                   | rate: 48%         | rate: 24%   | rate: 12%   | rate: 6%   | rate: 3%   |
| 1024 B            | Cache miss        | Cache miss  | Cache miss  | Cache miss | Cache miss |
|                   | count: 5062       | count: 2533 | count: 1268 | count: 635 | count: 319 |
|                   | Cache miss        | Cache miss  | Cache miss  | Cache miss | Cache miss |
|                   | rate: 48%         | rate: 24%   | rate: 12%   | rate: 6%   | rate: 3%   |
| 2048 B            | Cache miss        | Cache miss  | Cache miss  | Cache miss | Cache miss |
|                   | count: 5062       | count: 2533 | count: 1268 | count: 635 | count: 319 |
|                   | Cache miss        | Cache miss  | Cache miss  | Cache miss | Cache miss |
|                   | rate: 48%         | rate: 24%   | rate: 12%   | rate: 6%   | rate: 3%   |

Table 7: Miss rates according to varied cache size and block size for row-major traversel



Graph 4: Relation between block size and miss rate of 100\*100 dimension matrix for row-major averaging

|                   | Block Size (wo | rd)          |              |              |              |
|-------------------|----------------|--------------|--------------|--------------|--------------|
| Cache Size (byte) | 2              | 4            | 8            | 16           | 32           |
| 128 B             | Cache miss     | Cache miss   | Cache miss   | Cache miss   | Cache miss   |
|                   | count: 10062   | count: 10032 | count: 10018 | count: 10010 | count: 10007 |
|                   | Cache miss     | Cache miss   | Cache miss   | Cache miss   | Cache miss   |
|                   | rate: 96%      | rate: 96%    | rate: 96%    | rate: 95%    | rate: 95%    |
| 256 B             | Cache miss     | Cache miss   | Cache miss   | Cache miss   | Cache miss   |
|                   | count: 10062   | count: 10032 | count: 10018 | count: 10010 | count: 10007 |
|                   | Cache miss     | Cache miss   | Cache miss   | Cache miss   | Cache miss   |
|                   | rate: 96%      | rate: 96%    | rate: 96%    | rate: 95%    | rate: 95%    |
| 512 B             | Cache miss     | Cache miss   | Cache miss   | Cache miss   | Cache miss   |
|                   | count: 10062   | count: 10032 | count: 10018 | count: 10010 | count: 10007 |
|                   | Cache miss     | Cache miss   | Cache miss   | Cache miss   | Cache miss   |
|                   | rate: 96%      | rate: 96%    | rate: 96%    | rate: 95%    | rate: 95%    |
| 1024 B            | Cache miss     | Cache miss   | Cache miss   | Cache miss   | Cache miss   |
|                   | count: 8662    | count: 7932  | count: 10018 | count: 10010 | count: 10007 |
|                   | Cache miss     | Cache miss   | Cache miss   | Cache miss   | Cache miss   |
|                   | rate: 83%      | rate: 76%    | rate: 96%    | rate: 95%    | rate: 95%    |
| 2048 B            | Cache miss     | Cache miss   | Cache miss   | Cache miss   | Cache miss   |
|                   | count: 5062    | count: 2532  | count: 7918  | count: 10010 | count: 10007 |
|                   | Cache miss     | Cache miss   | Cache miss   | Cache miss   | Cache miss   |
|                   | rate: 48%      | rate: 24%    | rate: 76 %   | rate: 95%    | rate: 95%    |

Table 8: Miss rates according to varied cache size and block size for column-major traversel



Graph 5: Relation between block size and miss rate of 100\*100 dimension matrix for column-major averaging

### b)

| Hit quality / Charactheristics |                        | Cache Architecture |                         |                            |  |
|--------------------------------|------------------------|--------------------|-------------------------|----------------------------|--|
|                                |                        | Direct Mapped      | Fully Associative (LRU) | Fully Associative (Random) |  |
| Poor                           | Block Size: 2 words    | 10062 miss count   | 10062 miss count        | 10054 miss count           |  |
|                                | Cache Size: 128 bytes  | 96% miss rate      | 96% miss rate           | 96% miss rate              |  |
| Medium                         | Block Size: 4 words    | 7932 miss count    | 10032 miss count        | 7663 miss count            |  |
|                                | Cache Size: 1024 bytes | 76% miss rate      | 73% miss rate           | 96% miss rate              |  |
| Good                           | Block Size: 4 words    | 2532 miss count    | 2532 miss count         | 4449 miss count            |  |
|                                | Cache Size: 2048 bytes | 24% miss rate      | 24% miss rate           | 42% miss rate              |  |

Table 9: Miss rates of varied hit qualities of 100\*100 matrix column traversel according to cache architecture properties



Graph 6: Relation between block size and miss rate of 100\*100 dimension matrix for column-major averaging with three different cache architectures

Similar to Graph 3, again there is parallelity between Fully Asc. LRU and Direct Mapped architectures stemming from column traversal technique. Column traversel does not proceed by obtaining the data values next to each other but proceeds by checking columnwise addresses instead. Keeping nearby items, in other words next values in the array cannot provide any remarkable advantage in this case. When it comes to random block replacement policy, it can also be noticed that the values are not much different but since it repleces the items in a random fashion, in some parts it provides efficency whereas other parts does not. But for the specific data values in the graph, it can be observed that random block replacement policy mostly increases the miss rate isted of contributing to a larger hit rate.

c)

## Medium Hit Rate Configuration: 7932 miss count & 76% miss rate (4 words, 1024 bytes)

| N (Number of Ways) | 2     | 4     | 8     | 16    |
|--------------------|-------|-------|-------|-------|
| Hit Rate           | 4%    | 4%    | 4%    | 4%    |
| Miss Rate          | 96%   | 96%   | 96%   | 96%   |
| Number of Misses   | 10032 | 10032 | 10032 | 10032 |

Table 10: Data of medium hit rate for varied set number values

#### Good Hit Rate Configuration: 2532 miss count & 24% miss rate (4 words, 2048 bytes)

| N (Number of     | 2    | 4    | 8    | 16   |
|------------------|------|------|------|------|
| Ways)            |      |      |      |      |
| Hit Rate         | 76%  | 76%  | 76%  | 76%  |
| Miss Rate        | 24%  | 24%  | 24%  | 24%  |
| Number of Misses | 2532 | 2532 | 2532 | 2532 |

Table 11: Data of good hit rate for varied set number values

# Poor Hit Rate Configuration: 10062 miss count & 96% miss rate (2 words, 128 bytes)

| N (Number of     | 2     | 4     | 8     | 16    |
|------------------|-------|-------|-------|-------|
| Ways)            |       |       |       |       |
| Hit Rate         | 4%    | 4%    | 4%    | 4%    |
| Miss Rate        | 96%   | 96%   | 96%   | 96%   |
| Number of Misses | 10062 | 10062 | 10062 | 10062 |

Table 12: Data of poor hit rate for varied set number values

From the results it can be observed that; although it lowers the hardware cost, changing the number of sets in N-way set associative architecture does not provide any significant change for all three hit rate configurations in terms of improving the hit rate efficiency in this example. All the possible set numbers in the tables produce the same result and there may be two possible reasons behind this result. Firstly, as stated in part b, because of the nature of column-major addition the spatial locality principles hold same and regardless of the set number, the data is obtained by column address calculation which indicates that neighboring data values (next items in the array) are not the values to be used actually. Another possible reason is connected with the matrix size itself. Although the matrix size is considerably large, with it becoming larger and larger, approaching to infinity, the change for set number to make a difference in terms of improving the overall hit rate increases since it is much more important for cache memory to hold much larger amout of items within.