# **CS224**

Section No.: 3

Spring 2021

Lab No.: 6

Your Full Name/Bilkent ID: Nurettin Onur Vural / 21902330

Q1

| No. | Cache<br>Size<br>KB | N<br>way<br>cache | Word<br>Size<br>in bits | Block<br>size<br>(no. of<br>words) | No.<br>of<br>Sets     | Tag<br>Size<br>in<br>bits | Index<br>Size<br>(Set<br>No.)<br>in<br>bits | Word<br>Block<br>Offset<br>Size in<br>bits <sup>1</sup> | Byte<br>Offset<br>Size in<br>bits <sup>2</sup> | Block<br>Replacement<br>Policy<br>Needed<br>(Yes/No) |
|-----|---------------------|-------------------|-------------------------|------------------------------------|-----------------------|---------------------------|---------------------------------------------|---------------------------------------------------------|------------------------------------------------|------------------------------------------------------|
| 1   | 8                   | 1                 | 8                       | 8                                  | 2 <sup>10</sup>       | 16                        | 10                                          | 3                                                       | 0                                              | No                                                   |
| 2   | 8                   | 2                 | 16                      | 8                                  | 2 <sup>8</sup>        | 17                        | 8                                           | 3                                                       | 1                                              | Yes                                                  |
| 3   | 8                   | 4                 | 16                      | 4                                  | 2 <sup>8</sup>        | 18                        | 8                                           | 2                                                       | 1                                              | Yes                                                  |
| 4   | 8                   | Full              | 16                      | 4                                  | <b>2</b> <sup>0</sup> | 26                        | 0                                           | 2                                                       | 1                                              | Yes                                                  |
| 9   | 32                  | 1                 | 16                      | 2                                  | 2 <sup>13</sup>       | 14                        | 13                                          | 1                                                       | 1                                              | No                                                   |
| 10  | 32                  | 2                 | 16                      | 2                                  | 2 <sup>12</sup>       | 15                        | 12                                          | 1                                                       | 1                                              | Yes                                                  |
| 11  | 32                  | 4                 | 8                       | 8                                  | 2 <sup>10</sup>       | 16                        | 10                                          | 3                                                       | 0                                              | Yes                                                  |
| 12  | 32                  | Full              | 8                       | 8                                  | <b>2</b> <sup>0</sup> | 26                        | 0                                           | 3                                                       | 0                                              | Yes                                                  |

Table 1: Various cache memory charactheristics to be represented for 0.5 GB main memory

### Q2

Consider the following MIPS code segment. (Remember MIPS memory size is 4 GB.) Cache capacity is 8 words, Block size: 4 words, N= 1.

addi \$t0, \$0, 5 \$t0, \$0, loop: beq done lw \$t1, 0xA4(\$0) lw \$t2, 0xA8(\$0) lw \$t3, 0xAC(\$0) addi \$t0, \$t0, -1 loop j

done:

a)

| Instruction        | Iteration No.      |     |     |     |     |  |
|--------------------|--------------------|-----|-----|-----|-----|--|
|                    | 1                  | 2   | 3   | 4   | 5   |  |
| lw \$t1, 0xA4(\$0) | Compulsory<br>Miss | Hit | Hit | Hit | Hit |  |
| Iw \$t2, 0xA8(\$0) | Hit                | Hit | Hit | Hit | Hit |  |
| Iw \$t3, 0xAC(\$0) | Hit                | Hit | Hit | Hit | Hit |  |

Table 2: Hit and Miss rates for Cache memory with 8 words capacity, 4 words block size, N= 1

b. What is the memory size of one set in number of bits? What is the total cache memory (SRAM) size in number of bits? Note: Include the V bit in your calculations. Show the details of your calculation.

Size of memory:  $4 GB = 2^2 2^{30} = 2^{32}B$ 

Physical address size:  $log_2(2^{32}) = 32$  bits required for address

The specific cache is direct associative since N = 1

(#ofBlocks) B = Capacity / Block size = 8 / 4 = 2

(#ofSets) S = B / N = 2 / 1 = 2

Set size =  $log_2(\#ofSets) = log_2(2) = 1$  bits

Word block offset size =  $log_2(\#ofWordsInBlock) = log_2(4) = 2$  bits

Byte offset size =  $log_2(\#ofBytesInWord) = log_2(\#ofBytesInWord) = log_2(2^2) = 2$  bits

Tag = 32 - 1 - 2 - 2 = 27 bits

Size of one set: 1 (valid bit) + 27 (Tag bits) + 32 (Data00) + 32 (Data01) + 32 (Data10) + 32 (Data11) =

156 bits

Cache size: 156 \* 2 = 312 bits

Memory address:

| Tag (27 bits) | Set Size (1 bit) | Block Offset (2 bits) | Byte Offset (2 bits) |
|---------------|------------------|-----------------------|----------------------|

#### Cache architecture:

| V (1 bit) | Tag(27 bits) | Data (32 bits) | Data (32 bits) | Data (32 bits) | Data (32 bits) |
|-----------|--------------|----------------|----------------|----------------|----------------|
| V (1 bit) | Tag(27 bits) | Data (32 bits) | Data (32 bits) | Data (32 bits) | Data (32 bits) |

c. State the number of AND and OR gates, EQUALITY COMPARATORs and MULTIPLEXERs needed to implement the cache memory. No drawing is needed.

To supply this particular design additional hardware is required:

- 1 X Equality Comparator (Compares tag)
- 1 X AND Gate (Decides hit or miss)
- 1 X 4:1 MUX (32 bits) (Selects correct data within the set)
- 3. Consider the above MIPS code segment. The cache capacity is 2 words, block size is 1 word. N= 2. The block replacement policy is LRU.
- a. In the following table indicate the type of miss, if any: Compulsory, Conflict, Capacity.

| Instruction        | Iteration No.   |               |               |               |               |  |  |
|--------------------|-----------------|---------------|---------------|---------------|---------------|--|--|
|                    | 1               | 2             | 3             | 4             | 5             |  |  |
| lw \$t1, 0xA4(\$0) | Compulsory Miss | Capacity Miss | Capacity Miss | Capacity Miss | Capacity Miss |  |  |
| lw \$t2, 0xA8(\$0) | Compulsory Miss | Capacity Miss | Capacity Miss | Capacity Miss | Capacity Miss |  |  |
| Iw \$t3, 0xAC(\$0) | Capacity Miss   | Capacity Miss | Capacity Miss | Capacity Miss | Capacity Miss |  |  |

Table 3: Hit and Miss rates for Cache memory with 2 words capacity, 1 words block size, N= 2

b. How many bits are needed for the implementation of LRU policy: for a set, for the entire cache memory? What is the total cache memory size in number of bits? Include the V bit and the bit(s) used for LRU in your calculations. Show the details of your calculation.

Size of memory:  $4 \text{ GB} = 2^2 2^{30} = 2^{32} \text{B}$ 

Physical address size:  $log_2(2^{32}) = 32$  bits required for address

The specific cache is 2 way set associative since N = 2

(#ofBlocks) B = Capacity / Block size = 2 / 1 = 2 words

(#ofSets) S = B / N = 2 / 2 = 1

Set size =  $log_2(\#ofSets) = log_2(1) = 0$  bits

Word block offset size =  $log_2(\#ofWordsInBlock) = log_2(1) = 0$  bits

Byte offset size =  $log_2(\#ofBytesInWord) = log_2(\#ofBytesInWord) = log_2(2^2) = 2$  bits

Tag = 32 - 2 = 30 bits

Size of one set: 1 (valid bit) + 1 (LRU check bit) + 30 (Tag1) + 32 (Data1) + 1 (valid bit) + 30 (Tag0) + 32 (Data0) = 127 bits

Cache size: 127 \* 1 = 127 bits

# Memory address:

| Tag (20 hits) | Cat Ciza (O bita) | Plack Offset (0 hits) | Puto Officat (2 hits) |
|---------------|-------------------|-----------------------|-----------------------|
| Tag (30 bits) | Set Size (0 bits) | Block Offset (0 bits) | Byte Offset (2 bits)  |

### Cache architecture:

| \/ /1 hi+\ | I DI I /1 bi+\ | Tag/20 hitc)  | Data (22 hitc) | \/ /1 hi+\ | Tag/20 hitc)  | Data (22 hitc) |
|------------|----------------|---------------|----------------|------------|---------------|----------------|
| A (T DIC)  | LKO (I DIL)    | l ag(30 pits) | Data (32 bits) | V (I DIL)  | l ag(30 bits) | Data (32 bits) |

# c. State the number of AND and OR gates, EQUALITY COMPARATORs and MULTIPLEXERs needed to implement the cache memory. No drawing is needed.

To supply this particular design additional hardware is requried:

- 2 X Equality Comparator (30 bits) (Compares if tag is EQUAL)
- 2 X AND Gate (Decides hit or miss by checking both tag is EQUAL and it is VALID)
- 1 X OR Gate (gets Hit0 and Hit1 and decides Hit condition: Only one can be 1!)
- 1 X 2:1 MUX (32 bits) (Selects correct data within the set)