# Accelerating AI Applications on a RISC-V processor LATAM-V

Álvaro SCARRAMBERG

Rogerio BOMBARDELLI

Joaquin OPAZO

IMT Atlantique Plouzané, France alvaro.scarramberg @imt-atlantique.net IMT Atlantique Plouzané, France rogerio.kaciava-bombardelli @imt-atlantique.net IMT Atlantique Plouzané, France joaquin.opazo-yentzen @imt-atlantique.net

Abstract—This paper presents the innovative solution developed by the LATAM-V Team from IMT Atlantique Brest team for the 4th national RISC-V student contest 2023-2024, sponsored by Thales, the GDR SOC, and CNFM. The contest focused on accelerating AI applications on a RISC-V processor, challenging participants to optimize performance and efficiency. Our solution leverages the fact that an 8 bits representation is used for all data in the target AI application despite the fact that the registers in the CV32A6 architecture are 32 bits. Taking this into account, we added and implemented an SIMD inspired custom instruction to the RISC-V ISA resulting in an acceleration of 8.4 times on a target convolutional neural network application. Through rigorous simulation, FPGA implementation, and validation, our solution is demonstrated to be generally applicable for the acceleration of all neural network-based AI applications. This paper outlines the design, implementation, and evaluation of our solution, demonstrating its potential for advancing AI acceleration on RISC-V processors.

# I. INTRODUCTION

This paper introduces the 4th edition of the national RISC-V student contest, a prestigious competition organized by **Thales** Research & Technology France in collaboration with the **GDR SOC**<sup>2</sup> and the **CNFM**. **Thales**, a global leader in critical information systems, is committed to fostering innovation in the field of open-source hardware.

Building upon the success of the previous three contests (2020-2023), this year's challenge focuses on accelerating an Artificial Intelligence (AI) application – specifically, MNIST digit recognition – on the *CV32A6* RISC-V soft-core processor. The *CV32A6* is a 32-bit variant of the open-source ARIANE core, designed by ETH Zürich and integrated into the OpenHW Group's CVA6 series. Students will compete to modify the *CV32A6* architecture to achieve the fastest possible MNIST digit recognition using the fewest processing cycles. The winning team will propose the most efficient solution for this AI application on open-source hardware.

### A. Hardware

As the hardware for this challenge, we are going to implement our solution in the Zybo Z7-20. Also we will use to cables for the bitstream programming, the **JTAG-HS2** specifically, and for the output console the **USBUART**. Here is where the FPGA<sup>1</sup> Platform with the *CV32A6* will be running.



Fig. 1. Z7-20 Board

# B. Software

For the software preparation the following tools are used:

- Questa Tool 10.7: This simulator it is used to measure power consumption and the graph of all the control signals to verify that everything it is in order.
- Vitis/Vivado 2020.1: This is the software that we are going to use to program the fpga with the bitstream using the Zynq 7000 from Xilinx.
- **Docker**: is used to ease the installation of RISC-V tools including the toolchain and OpenOCD

### C. AI Context

Artificial Intelligence (AI) is a transformative technology that enables machines to perform tasks that typically require human intelligence. At its core, AI seeks to replicate human

<sup>&</sup>lt;sup>1</sup>Field-Programmable Gate Array

cognitive functions such as learning, reasoning, problemsolving, perception, and decision-making. The field of AI encompasses a wide range of techniques and approaches, with the ultimate goal of creating intelligent systems that can perceive their environment, learn from data, and make informed decisions.

For the context of this challenge, we target the well-known MNIST<sup>2</sup> dataset as your database. It consists of 60,000 24x24 images of handwritten digits between 0 and 9. These images will be the input to a Convolutional Neural Network (CNN), which consists of 4 layers, 2 convolutional and 2 fully connected. The output will be an array of 10 values, where the highest value will represent the number that our application estimates as the handwritten number.



Fig. 2. MNIST dataset examples.

The following image shows some samples of the MNIST dataset, which is a commonly used dataset of handwritten digits. The image below in the diagram shows the layers of the CNN that is being used to classify the digits in the MNIST dataset.

The first two layers of the neural network are convolutional layers. *Convolutional* layers are designed to extract features from images. The next layer in the architecture is a *fully connected* layer. Fully connected layers are used to combine the features that have been extracted by the convolutional layers into a single output vector. The output vector is then used to classify the image.

The final layer of the CNN is also fully connected but its output is not passed through a non-linearity such as a ReLU activation function, which is why this layer is also classified as linear. This final linear layer is used to map the output vector from the fully connected layer to the output classes. In the case of the *MNIST* dataset, the output classes are the 10 digits (0-9).

# II. MNIST INFERENCE BASELINE

In order to find ways to optimize the inference of our target application its necessary to have a good grasp on the inner workings of our baseline.



Fig. 3. Target CNN architecture description.

| Function                  | Number of calls |
|---------------------------|-----------------|
| macsOnRange               | 10274           |
| clamp                     | 2480            |
| sat                       | 2480            |
| saturate                  | 2480            |
| read_mnist_input          | 4               |
| convcellPropagate1        | 2               |
| envRead                   | 1               |
| fccellPropagateDATA $_T$  | 1               |
| fccellPropagateUDATA $_T$ | 1               |
| feof_mnist_input          | 1               |
| maxPropagate1             | 1               |
| processInput              | 1               |
| propagate                 | 1               |
| readStimulus              | 1               |

Fig. 4. Number of calls for each function of the target application [1].

From figure (4) we can see that the function that is used the most is related to a multiply and accumulate operation. This is expected since the operation of a neural network can be characterized as a series of matrix-to-vector multiplications which in turn are computed by the addition of the results of a series of multiplications.

In the baseline the Risc-V assembly implementation of the *macsOnRange* function consists of an unrolled loop where there are **4 instructions** that are used and they are **two loads** of 8 bit values associated to both the input and weight and then the **multiplication** and **addition** required by the MAC operation.

Our optimizations focus on accelerating this function by adding two custom instructions to the Risc-V ISA which will allow us to reduce the total number of loops used by means of parallelization, as well as reducing the number of instructions used inside each loop.

<sup>&</sup>lt;sup>2</sup>Modified National Institute of Standards and Technology

### III. LATAM-V OPTIMIZATIONS

In this section, we will present the main 3 ideas which we will use to optimize the inference of the convolutional neural network application.

# A. Multiplication parallelization

As we previously mentioned, the way the data are loaded in the baseline is in an 8 bit format which evidently does not take full advantage of the size of our cpu registers which are 32 bits in size.

Taking this into account, our first optimization consists in casting both the data and weights into 32 bit variables to make sure all data points are loaded 4 at a time. Once we have two registers containing the packages of 8 bit numbers, we will perform the multiplications and their subsequent additions in parallel by means of a custom instruction which we call **CustomMAC**.



Fig. 5. CustomMAC representation.

Thus, given that we parallelize the number of loads, additions, and multiplications by a factor 4, we should expect a similar level of acceleration as a result of this optimization.

This instruction is implemented in hardware by the use of the CV-X-IF interface available in the CV32A6 RISC-V softcore. We designed a Multiply-Accumulate Unit that will act as a co-processor to the CPU and will allow it to offload our custom instructions. The use of this interface greatly simplified the development time of our optimizations.

### B. Accumulate operation omission

Our first version of the **CustomMAC** operation required an instruction to add the new result to the accumulated result of previous MAC operations. Since we want our custom instruction to perform both the multiplications and the additions we decided to buffer the result of the previous operations inside the MAC unit and add it to the new result of the **CustomMAC** operation when its called.

Our modified approach is shown in figure (6).

When a new set of MAC operations need to be performed, this buffer needs to be set to zero. To deal with this issue, we added a second custom instruction **RetrieveMAC** that returns the result of the current set of operations and initializes the buffer to zero so the next multiplications can be performed.



Fig. 6. CustomMAC with accumulate buffer.

Since the main loop of the application contains 4 instructions and our optimization removes one of them, we should expect an additional 33% speed-up related to the omission of the add instructions.

Similarly to the baseline, the assembly implementation of our custom MAC function consists of an unrolled loop where the main instructions that are used are represented in the following snippet of the assembly code:

```
l w s2,0(s9) // We load 32 bits -> 4 inputs
lw s3,0(a2) // We load 32 bits -> 4 weights
customMAC s6,s2,s3 // 4 parallel Mac's
```

Listing 1. MAC function RISC-V Assembly implementation.

Note that this sequence of instructions is repeated multiple times as an unrolled loop and, although not shown, the end of this loop is immediately followed by a **RetrieveMAC** instruction.

# C. Online input buffering

The operation of convolutional neural networks can be decomposed into a series of Matrix-Vector multiplications, where the weights of the network play the role of these matrices and the inputs of different channels are concatenated to form the vectors.

This observation is important because this means that the inputs need to be used multiple times to compute the output. Consequently, the current implementation of the CNN inference requires loading a single input multiple times, which is inherently inefficient; therefore, finding a way to avoid this should lead to greater performance.

Its with this goal in mind that we added the possibility of buffering the inputs inside our Multiply Accumulate Unit within a buffer consisting of 128 cells of 32 bits each. We designed this input buffer with the idea of letting the user decide if it will utilize it or not.

In order to do this we added a functionality to the **RetrieveMAC** instruction. If no arguments are given to the instruction (Input registers initialized to zero) then the MAC Unit will behave as usual, but if a USE INPUT BUFFER

flag is used as an argument then it will configure the coprocessor to use the buffer for the next MAC operations. In this case, the first argument of the **CustomMAC** instruction will be ignored, and instead one of the buffered inputs will be used to complete the operation. This means that the assembly code loop presented in the listing (1) will only require one load instead of two:

```
l w a3,0(a4) // We load 32 bits -> 4 weights custom1 a3,a5,a3 // a5 is not used
```

Listing 2. Input buffer use with CustomMAC instruction.

To obtain a better understanding of this idea, we can see in the following image an illustration on the operation of a fully connected neural network layer:



Fig. 7. Fully connected layer representation.

In this figure, we can see that in a fully connected layer each input is used multiple times to compute all the outputs of the layer, which also happens in convolutional neural networks.

Therefore, our proposal consists of storing the inputs in a buffer inside our MAC Unit which will then allow us to only load them the first time they need to be used, which happens when we compute the first of the outputs of the layer. Eventually, when we need to compute the next outputs of the layer, we will only need to load the weights, and not the inputs as shown in the assembly code in listing (2).

Eliminating another instruction from this loop means that on top of previous optimizations we get a 50% speedup.

We called this optimization 'Online input buffering' since we will buffer the inputs in parallel when they are used for their first MAC operation, effectively eliminating any overhead related to storing them in this memory.

The intended operation of the buffer is the following:

 When any given set of inputs are to be used for the first time, the MAC Unit will be configured in its default state, which can be manually set by calling the **RetrieveMAC** instruction with zeros as arguments. Doing this will reset the buffer address so that it points to the first cell in the buffer.

- 2) The moment the first MAC operation is performed, in parallel the buffer will store the first input and it will increase its buffer address to point to the next cell in this memory to get ready for the next input to be stored.
- 3) Once all inputs have been used for their first respective multiplications, the user will require for the current MAC operation result to be retrieved and therefore it will call **RetrieveMAC**, at which moment the co-processor will reset the buffer address to zero and it will also check if the USE INPUT BUFFER flag has been passed.
- 4) In this case, for the next MAC operations it will not modify the input buffer, rather the data passed through the register associated to the inputs will be replaced by that stored in the buffer which allows the user to avoid having to load the inputs again.
- 5) Until the end of all associated MAC operations of this set of inputs, whenever the user needs to retrieve a result it will need to pass the USE INPUT BUFFER flag, otherwise the normal operation of the MAC Unit will be resumed and thus the input buffer will not be used and it will repopulate its memory with the next set of inputs.

To further clarify its operation, figure (8) illustrates the use of the input buffer. However, as mentioned previously, the existence of this buffer does not necessitate its use; normal MAC operations can be performed as long as the USE INPUT BUFFER flag is never set.



Fig. 8. Input buffer utilization flow.

This concludes all our optimizations. Other improvements could have been envisioned, which could have tackled input sparsity for example. Given that we are storing inputs in our MAC Unit, we could have found a way of detecting if they are zero or not and skip their respective multiplications since they would be redundant. However due to time constraints, and doubts about the legality of this optimization in the context of

the competition we decided not to explore this approach any further.

### IV. RESULTS

In this section we present the results of our optimizations. Tables (I) and (II) show both the number of RISC-V instructions and clock cycles required by the execution of the inference of the convolutional neural network application applied on a single sample of the MNIST dataset. We measured performance by using the Questa simulator and by actually running the application on the FPGA.

We differentiate the performance of our optimizations with and without using the input buffer. If we analyze the results on the FPGA, we can see that in terms of number of clock cycles, not buffering the inputs already produces a speedup of 5.25 times, and finally the use of all our optimizations leads us to an acceleration of 8.4 times.

This results are compatible with our previous analysis of our optimizations. The full use of our modifications theoretically should leads us to a 8x performance boost given that we parallelized operations by a factor of 4 and we reduced the number of necessary instructions by 50% when it comes to the main loop of the application (related to the execution of the MACs).

Given that MACs are not the only operations involved in our application's execution, we expected that in practice there would be a slightly smaller performance boost. Surprisingly, however, the number of clock cycles is even smaller than our theoretical analysis had suggested. This discrepancy can be attributed to our strategic restructuring of the application code to leverage our custom instructions effectively. In response to the limited assembly instructions within the main loop and the constant pipeline stalls due to dependency on preceding instruction results, we reorganized our implementation of the **macsOnRange** function to optimize the utilization of the CV32A6 pipeline.

Lastly, there exists a difference between the Questa simulation and the FPGA performance measurements which becomes quite noticeable when we analyze the performance of our optimizations. The Questa simulation suggests an acceleration of 9.4 times compared to the actual 8.4 times measured on the FPGA.

We were not able to identify in detail the true origin of this difference, but since the net performance difference remains approximately the same for all measurements (Between 35k to 37k clock cycles) we do not believe that this inaccuracy in the simulation is an indication of an error or problem in the implementation of our optimizations.

In our github repository you can find the report files of the FPGA implementation of our solution. The following are some of the parameters that must be reported in the context of the competition.

 The total number of LUTs required for the hardware implementation of our solution is 26051 (From 'cva6\_fpga.utilization.rpt').

TABLE I
RESULTS ON QUESTA SIMULATION

| MNIST<br>Application        | N° RISC-V Inst. | N° of Clock Cycles |
|-----------------------------|-----------------|--------------------|
| Baseline                    | 1.731.593       | 2.316.326          |
| CustomMAC                   | 268.393         | 410.997            |
| CustomMAC +<br>Input Buffer | 169.116         | 245.487            |

TABLE II RESULTS ON FPGA

| MNIST<br>Application        | N° RISC-V Inst. | N° of Clock Cycles |
|-----------------------------|-----------------|--------------------|
| Baseline                    | 1.731.593       | 2.353.806          |
| CustomMAC                   | 268.393         | 448.409            |
| CustomMAC +<br>Input Buffer | 169.116         | 280.145            |

- 2) The number of reported FFs is **18485** (From 'cva6\_fpga.utilization.rpt').
- 3) The reported slack is of **0.424ns** (From 'cva6\_fpga.timing.rpt') which indicates that there are not timing violations and consequently the critical path delay is compatible with the selected clock frequency (Maximum clock frequency of **51.08** MHz).
- 4) Our final measurements on the FPGA result in a total number of clock cycles of **280.145** and the application correctly predicst the input to be a '4' with a credence of '82'.

### CONCLUSION

In summary, our solution to accelerate AI applications on a RISC-V processor has shown promising results in improving performance and efficiency. By introducing custom instructions and parallelization techniques, we successfully enhanced the execution of the convolutional neural network application. This work demonstrates the importance of customized hardware optimizations in maximizing the potential of available resources and open-source hardware tools for AI tasks. Optimizations including multiplication parallelization, accumulate operation omission, and online input buffering led to an **8.4 times** acceleration in the execution of the convolutional neural network application in the MNIST dataset. This research contributes to the ongoing development of AI technologies and provides valuable insight for future efforts to accelerate AI on RISC-V processors.

# ACKNOWLEDGMENTS

Finally we would like to thank our professors at IMT Atlantique which not only guided us throughout the duration of this project but also were essential for our formation in the domains of FPGA development, RISC-V and embedded systems in general.

In particular, we extend our gratitude to Ali Al Ghouwayel, Amer Baghdadi, Stefan Weithoffer and Yehya Nasser, all professors at the Brest campus of IMT Atlantique.

We would also like to thank the organizers behind this project: Thales, CNFM and GDR SOC2.

# REFERENCES

 A. GORIO, Q. KY, K. LA GRASSA and J. PORTANGUEN Power optimisation of the CV32A6 RISC-V soft-core, 2nd national RISC-V student contest 2021-2022.