

# Sciclient Documentation Release VERSION

sachin purohit

Oct 08, 2018

# Copyright © 2018 Texas Instruments Incorporated. All rights reserved.

Information in this document is subject to change without notice. Texas Instruments may have pending patent applications, trademarks, copyrights, or other intellectual property rights covering matter in this document. The furnishing of this documents is given for usage with Texas Instruments products only and does not give you any license to the intellectual property that might be contained within this document. Texas Instruments makes no implied or expressed warranties in this document and is not responsible for the products based from this document.

# **CONTENTS**

| 1 | Introduction 1 |          |                                   |    |  |  |  |
|---|----------------|----------|-----------------------------------|----|--|--|--|
|   | 1.1            | Overvie  | ew                                | 1  |  |  |  |
|   | 1.2            |          | onventions                        | 2  |  |  |  |
|   | 1.3            | Terms a  | and Abbreviation                  | 2  |  |  |  |
|   | 1.4            | Referen  | nces                              | 2  |  |  |  |
| 2 | Req            | uiremer  |                                   | 3  |  |  |  |
|   | 2.1            | Assump   | ptions                            | 3  |  |  |  |
|   | 2.2            | Constra  | aints                             | 3  |  |  |  |
| 3 | Desi           | ign Des  | cription                          | 4  |  |  |  |
|   | 3.1            |          | nent Interaction                  | 5  |  |  |  |
|   | 3.2            | Dynam    | ic behaviour                      | 5  |  |  |  |
|   |                | 3.2.1    | Construct Message                 | 6  |  |  |  |
|   |                | 3.2.2    | Identify Secure Proxy threads     | 6  |  |  |  |
|   |                | 3.2.3    | Send Message                      | 6  |  |  |  |
|   |                | 3.2.4    | Wait for response                 | 6  |  |  |  |
|   |                | 3.2.5    | Construct outPrms                 | 7  |  |  |  |
|   | 3.3            | Resource | ce Consumption                    | 7  |  |  |  |
| 4 | Low            | Level I  | Definitions                       | 8  |  |  |  |
|   | 4.1            | Consta   | nts and Enumerations              | 8  |  |  |  |
|   |                | 4.1.1    | Sciclient ServiceOperationMode    | 8  |  |  |  |
|   |                | 4.1.2    | Sciclient_ServiceOperationTimeout | 8  |  |  |  |
|   |                | 4.1.3    | TISCI_PARAM_UNDEF                 | 8  |  |  |  |
|   |                | 4.1.4    | SCICLIENT_FIRMWARE_ABI_MAJOR      | 9  |  |  |  |
|   |                | 4.1.5    | SCICLIENT_FIRMWARE_ABI_MINOR      | 9  |  |  |  |
|   |                | 4.1.6    | SCICLIENT_CONTEXT_R5_NONSEC_0     | 9  |  |  |  |
|   |                | 4.1.7    | SCICLIENT_CONTEXT_R5_SEC_0        | 9  |  |  |  |
|   |                | 4.1.8    | SCICLIENT_CONTEXT_R5_NONSEC_1     | 10 |  |  |  |
|   |                | 4.1.9    | SCICLIENT_CONTEXT_R5_SEC_1        | 10 |  |  |  |
|   |                | 4.1.10   | SCICLIENT_CONTEXT_A53_SEC_0       | 10 |  |  |  |
|   |                | 4.1.11   | SCICLIENT_CONTEXT_A53_SEC_1       | 10 |  |  |  |
|   |                | 4.1.12   | SCICLIENT_CONTEXT_A53_NONSEC_0    | 10 |  |  |  |
|   |                | 4.1.13   | SCICLIENT_CONTEXT_A53_NONSEC_1    | 11 |  |  |  |
|   |                | 4.1.14   | SCICLIENT_CONTEXT_A53_NONSEC_2    | 11 |  |  |  |
|   |                | 4.1.15   |                                   | 11 |  |  |  |
|   |                | 4.1.16   | SCICLIENT_CONTEXT_A53_NONSEC_4    | 11 |  |  |  |
|   |                | 4.1.17   |                                   | 12 |  |  |  |
|   |                | 4.1.18   | SCICLIENT_CONTEXT_GPU_NONSEC_0    | 12 |  |  |  |
|   |                |          |                                   |    |  |  |  |

|   |            | 4.1.19 SCICLIENT_CONTEXT_GPU_NONSEC_1 | 12               |
|---|------------|---------------------------------------|------------------|
|   |            |                                       | 12               |
|   |            |                                       | 12               |
|   |            |                                       | 13               |
|   |            |                                       | 13               |
|   |            | <del>_</del>                          | 13               |
|   |            | <del>_</del>                          | 20               |
|   |            | 4.1.26 TISCI_ISC_CC_ID                | 57               |
|   | 4.2        | V I                                   | 57               |
|   |            | _ 0 _                                 | 57               |
|   |            | 4.2.2 Sciclient_ReqPrm_t              | 57               |
|   |            | 4.2.3 Sciclient_RespPrm_t             | 58               |
|   | 4.3        |                                       | 58               |
|   |            |                                       | 58               |
|   |            | <del>_</del>                          | 59               |
|   |            | 4.3.3 Sciclient_service               | 59               |
|   |            | 4.3.4 Sciclient_deinit                | 60               |
|   |            | 4.3.5 Sciclient_pmSetModuleState      | 60               |
|   |            |                                       | 61               |
|   |            | 4.3.7 Sciclient_pmSetModuleRst        | 61               |
|   |            | 4.3.8 Sciclient_pmModuleClkRequest    | 62               |
|   |            |                                       | 62               |
|   |            |                                       | 63               |
|   |            |                                       | 63               |
|   |            | <del></del> 1                         | 64               |
|   |            |                                       | 64               |
|   |            |                                       | 65               |
|   |            |                                       | 65               |
|   |            | <u></u>                               | 66               |
|   |            |                                       | 66               |
|   |            |                                       | 67               |
|   |            |                                       | 67               |
|   |            | <u></u>                               | 67               |
|   |            | 4.3.21 Sciclient_pmIsModuleValid      | 68               |
|   | ъ.         |                                       | 20               |
| 5 |            |                                       | 69               |
|   | 5.1        |                                       | 69               |
|   |            |                                       | 69               |
|   |            |                                       | 69               |
|   |            |                                       | 69               |
|   | <b>-</b> 0 |                                       | 69               |
|   | 5.2        |                                       | 69               |
|   |            |                                       | 69               |
|   |            |                                       | 69<br><b>-</b> 0 |
|   |            |                                       | 70               |
|   |            | 5.2.2 Decision                        | 70               |
| 6 | Doc        | ument revision history                | 71               |

## INTRODUCTION

# 1.1 Overview

Traditional Texas Instruments SoCs implement system control functions such as power management within operating systems on each of the processing units (ARM/DSP etc). However the traditional approach has had tremendous challenges to ensure system stability. Few of the challenges include:

- Complex interactions between Operating Systems on heterogeneous SoCs for generic features.
- Lack of centralized knowledge of system state.
- Complex implementation challenges when implementing workarounds for SoC errata.
- Equivalent SoC power or device management entitlement on all variations of Operating Systems.

DMSC controls the power management of the device, hence is responsible for bringing the device out of reset, enforce clock and reset rules. DMSC power management functions are critical to bring device to low power modes, for example DeepSleep, and sense wake-up events to bring device back online to active state. There is one instance of DMSC in this family of devices - WKUP DMSC0.

Texas Instruments' System Control Interface defines the communication protocol between various processing entities to the System Control Entity on TI SoCs. This is a set of message formats and sequence of operations required to communicate and get system services processed from System Control entity in the SoC.

More information regarding the TI-SCI is given here<sup>1</sup>.

The SCIClient is an interface to the TI-SCI protocol for RTOS and non-OS based applications. It exposes the core message details, valid module/clock IDs to the higher level software and abstracts the communication with the firmware based on the TI-SCI protocol. These APIs can be called by power, resource and security RTOS drivers or any other non-OS or RTOS based higher level software to be able to communicate with DMSC for its services. The higher level software is expected to populate the necessary message core parameters. The SCIClient would wrap the core message with the necessary protocol header and forward this to the DMSC. The SCIClient relies on the CSL-FL layer to program and interact with the Secure Proxy Threads. The SCIClient's goal is to ensure there is no duplication of the interface to the DMSC from different software components which need to interact with the DMSC or other System Control Entities in future devices.

 $<sup>^1\ \</sup>mathrm{http://processors.wiki.ti.com/index.php/TISCI}$ 

# 1.2 Text Conventions

| style/bullet | definition or explanation                           |
|--------------|-----------------------------------------------------|
| •            | This bullet indicates important information. Please |
|              | read such text carefully.                           |
| •            | This bullet indicates additional information.       |
|              |                                                     |

# 1.3 Terms and Abbreviation

| term  | definition or explanation                 |
|-------|-------------------------------------------|
| DMSC  | Device Management and Security Controller |
| SCI   | System Control Interface                  |
| SYSFW | System Firmware                           |
| RA    | Ring accelerator                          |
| PM    | Power Management                          |
| RM    | Resource Management                       |

# 1.4 References

| 1. | TISCI wiki            | http://processors.wiki.ti.com/index.php/TISCI                                   |
|----|-----------------------|---------------------------------------------------------------------------------|
| 2. | SYSFW confluence page | https://confluence.itg.ti.com/display/SYSFW                                     |
| 3. | DMSC PRD              | https://pds.design.ti.com/cgi-bin/showdocumentversions?docid=13286              |
| 4. | Secure proxy          | https://pds.design.ti.com/d/21/2180/11085/12434/14/ksdma_proxy_1p0p17. doc      |
| 5. | RA                    | https://pds.design.ti.com/d/21/2180/11758/13137/13/ksdma_ringacc_<br>1p0p12.doc |

# **REQUIREMENTS**

 $\begin{tabular}{lll} Requirements & at & https://confluence.itg.ti.com/display/Drivers/SciClient+Granular+Requirements & . \\ \end{tabular}$ 

# 2.1 Assumptions

- 1. The higher level software will populate the core message payload based on the message headers which will be exposed by the SCIClient. The higher level software should include these headers and would populate the core message and send this to the SCIClient.
- 2. The current implementation of the SCIClient is assumed to be blocking. Until decided later the SCIClient APIs will wait for a completion response from the DMSC firmware on completion of processing before exiting. The API will allow for context switch to other tasks while it waits for the service to complete. In the non-OS case this will be a spinlock.

## 2.2 Constraints

The host can have multiple outstanding messages to the DMSC firmware. In order to keep track of what messages were being sent out we use the message count and an array to read back the response corresponding to the particular message count. This is especially important when interrupts are being used to understand if the message being received corresponds to the message that we sent. The array size is chosen to be a maximum of how many messages the core can possibly sent out based on the thread ID allocation from DMSC firmware. This may not be optimal for all cores for DDR less systems but is exposed through a macro which if required the user can optimize and re-build the library for. Static allocation is considered for the array hence the macro.

## **DESIGN DESCRIPTION**

The SCIClient has two major functions:

- 1. Interact with DMSC ROM and load the DMSC Firmware.
- 2. Pass on service requests from higher level software to the DMSC firmware and forward the response from DMSC firmware to the higher level software.

The Sciclient\_loadfirmware API is used to cater to the first requirement and the Sciclient\_service is used to cater to the second. The SCIClient library requires initialization of the a handle which is used by the subsequent API calls. This handle is allocated by the higher level software and is initialized by the [Sciclient\_init] function. Once the application/higher level software is being torn down or exiting the Sciclient\_deinit can be used to de-initialize this handle.

The SCIClient can operate in the following combinations:

- 1. Non-OS, Polling based message completion.
- 2. Non-OS, Interrupt Based message completion.
- 3. RTOS, Polling based message completion.
- 4. RTOS, Interrupt based message completion.

The SCIClient depends on the PDK OSAL layer to differentiate between the Non-OS and the RTOS implementation of Semaphores and Interrupts (HWIs). The build parameter of the OSAL library would determine if the application is bare metal or RTOS based. The polling versus interrupt based wait for message completion is a run time configuration passed during the SCIClient initialization.

All the APIs for interacting with the firmware are blocking with a specified timeout . A common API Sciclient\_service is implemented for all types of calls to the firmware which takes 3 arguments :

- 1. pHandle
- 2. pInPrm
- 3. pOutPrm

The API serves a particular request, based on the value of messageType parameter in **pInPrms**, whose response is given to the higher level API through **pOutPrms**. The **pInPrms** contains the required inputs from the higher level software corresponding to the message\_type, timeout value and the core message as a byte stream. A pointer **pOutPrms** has to be passed to the sciclient ,which shall be modified by sciclient.

The Sciclient shall be responsible for abstracting all interaction with proxy and RA.

Please refer TISCI<sup>2</sup> for details of message manager protocol which is used for the requests and responses.

<sup>&</sup>lt;sup>2</sup> http://processors.wiki.ti.com/index.php/TISCI

# 3.1 Component Interaction

Sciclient interacts with CSL-FL modules, secure proxy and RA, to interact with the DMSC firmware . Higher level libraries like PM LIB , RM LIB and SECURITY LIB will use Sciclient\_service API for interaction and will be responsible for filling the core buffer of the request.



# 3.2 Dynamic behaviour

The high level sequence of operations and its interaction with over components of the Sciclient\_service API is described in fig.2:



Key Steps of the [Sciclient\_service] API are:

#### 3.2.1 Construct Message

The message(header+payload) is constructed in normal memory instead of secure proxy memory .

- Find hostId . Refer section 2.2 of SYSFW<sup>3</sup> for hostIds .
- Populate header flags(current support only for TI\_SCI\_FLAG\_REQ\_ACK\_ON\_PROCESSED) and create Message Header. For details on parameters in header, refer TISCI<sup>4</sup>.
- Append payload to header.

# 3.2.2 Identify Secure Proxy threads

• Select proxy thread for Tx and Rx based on the pHandle->map . Here, pHandle is a pointer of type ([Sciclient\_ServiceHandle\_t] \* ) initialized by  $Sciclient\_init$ .

#### 3.2.3 Send Message

- Wait for binary semaphore pHandle->proxySem . Refer [Sciclient\_ServiceHandle\_t] for definition of proxySem .
- (pHandle->currSeqId ++)% [SCICLIENT\_MAX\_QUEUE\_SIZE] . This is for differentiating different [Sciclient\_service] calls.
- seqId = pHandle->currSeqId.
- Wait till queue has space till timeout (THREAD[a] STATUS.curr cnt > 0)
- initialCount = Rx thread message count.
- Write to Tx thread via secure proxy CSL-FL(CSL\_secProxyAccessTarget) .
- Release semaphore pHandle->proxySem.

## 3.2.4 Wait for response

Sciclient waits for response when flags parameter in [Sciclient\_ServiceInPrm\_t] is TI\_SCI\_FLAG\_REQ\_ACK\_ON\_PROCESSED. Depending on the value of opModeFlag parameter in [Sciclient\_ServiceHandle\_t], there may be polling based or interrupt based execution . A global pointer gSciclientHandle = pHandle is also maintainded for ISR .

```
pHandle->opModeFlag=1, Interrupt based
opModeFlag=0,Polling
isMsgReceived = 0; do \{ Rx count = Rx thread \}
                                                retVal=SemaphoreP_pend(pHandle->semSeqId[seqId],
message count if (Rx count > initialCount) { Peek
                                                     pInPrm->timeOut);
into Rx thread:
                                                ISR: {Peek for message SeqId gSciclientHandle-
         if(sequenceId received == se
                                                >respMsgArr[seqId]
                                                                              Read
         quenceId sent) { isMsgRe-
                                                            SemaphoreP_post(gSciclientHandle-
         ceived=1;
                                                >semSeqId[SeqId]) }
             Read
                     full
                            mes-
             sage to pHandle-
             >respMsgArr;
     } while(!isMsgReceived)
```

<sup>3</sup> https://bitbucket.itg.ti.com/projects/SYSFW/repos/system-firmware/attachments/506ec01f0e/refman-public.pdf

 $<sup>^4~\</sup>rm http://processors.wiki.ti.com/index.php/TISCI\#Generic\_Messaging\_Header$ 

## 3.2.5 Construct outPrms

- ullet Extract response header to construct  ${f outPrm}$  structure
- $\bullet \ \ Copy\ payload\ from\ pHandle->respMsgArr[pHandle->currSeqId]\ to\ pOutPayload.$

# 3.3 Resource Consumption

Sciclient uses the following resources:

- $\bullet \ \ \text{A global pointer} \ \textit{gSciclientHandle} \ \text{is allocated for ISR.} \ \text{Refer} \ [\text{Sciclient\_ServiceHandle\_t}] \ .$
- A structure for secure proxy base addreses  $gSciclient\_secProxyCfg$  is defined.
- $\bullet$  The linker command file for an application using the lib must allocate a section  $boardcfg\_data$  in OC-MSRAM for the default board configuration data .

**CHAPTER** 

**FOUR** 

# LOW LEVEL DEFINITIONS

# 4.1 Constants and Enumerations

# 4.1.1 Sciclient\_ServiceOperationMode

@ { Sciclient Service API Operation Mode. The different types of modes supported are:n ( 1 ) Polled Mode : no interrupts are registered. The completion of a message is via polling on the Proxy registers.n ( 2 ) Interrupt Mode : Interrupt are registered and the response message would be via a interrupt routine. Default mode in case #Sciclient\_ConfigPrms\_t is NULL is polled.

#### **Definitions**

```
#define SCICLIENT_SERVICE_OPERATION_MODE_POLLED (0U)
#define SCICLIENT_SERVICE_OPERATION_MODE_INTERRUPT (1U)
```

Comments None

Constraints None

See Also None

#### 4.1.2 Sciclient\_ServiceOperationTimeout

@ { Sciclient Service API Timeout Values. The different types are:n ( 1 ) Wait forever for an operation to complete. n ( 2 ) Do not wait for the operation to complete. n ( 3 ) Wait for a given time interface for the operation to complete.

#### **Definitions**

```
#define SCICLIENT_SERVICE_WAIT_FOREVER (0xFFFFFFFU) #define SCICLIENT_SERVICE_NO_WAIT (0x0U)
```

# 4.1.3 TISCI\_PARAM\_UNDEF

Undefined Param Undefined

#### Definition

```
#define TISCI PARAM UNDEF (0xFFFFFFFFU)
```

Comments None

Constraints None

See Also None

# 4.1.4 SCICLIENT\_FIRMWARE\_ABI\_MAJOR

ABI Major revision - Major revision changes

• indicate backward compatibility breakage

#### Definition

```
#define SCICLIENT_FIRMWARE_ABI_MAJOR (2U)
```

Comments None

Constraints None

See Also None

# 4.1.5 SCICLIENT\_FIRMWARE\_ABI\_MINOR

ABI Minor revision - Minor revision changes

- indicate backward compatibility is maintained,
- however, new messages OR extensions to existing
- messages might have been adde

#### Definition

```
#define SCICLIENT_FIRMWARE_ABI_MINOR (4U)
```

Comments None

Constraints None

See Also None

# 4.1.6 SCICLIENT\_CONTEXT\_R5\_NONSEC\_0

```
r5 (Non Secure): Cortex R5 Context 0 on MCU island
```

#### Definition

```
#define SCICLIENT_CONTEXT_R5_NONSEC_0 (0U)
```

Comments None

Constraints None

See Also None

# 4.1.7 SCICLIENT\_CONTEXT\_R5\_SEC\_0

```
r5 ( Secure ) : Cortex R5 Context 1 on MCU island ( Boot )
```

#### Definition

```
\# define \ SCICLIENT\_CONTEXT\_R5\_SEC\_0 \ (1U)
```

Comments None

Constraints None

See Also None

# 4.1.8 SCICLIENT\_CONTEXT\_R5\_NONSEC\_1

r5 (Non Secure): Cortex R5 Context 2 on MCU island

#### Definition

#define SCICLIENT\_CONTEXT\_R5\_NONSEC\_1 (2U)

Comments None

Constraints None

See Also None

# 4.1.9 SCICLIENT\_CONTEXT\_R5\_SEC\_1

r5 (Secure): Cortex R5 Context 3 on MCU island

#### Definition

#define SCICLIENT\_CONTEXT\_R5\_SEC\_1 (3U)

Comments None

Constraints None

See Also None

# 4.1.10 SCICLIENT\_CONTEXT\_A53\_SEC\_0

a53 (Secure ): Cortex A53 context 0 on Main island

#### Definition

#define SCICLIENT\_CONTEXT\_A53\_SEC\_0 (4U)

Comments None

Constraints None

See Also None

# 4.1.11 SCICLIENT\_CONTEXT\_A53\_SEC\_1

a53 (Secure ): Cortex A53 context 1 on Main island

#### Definition

#define SCICLIENT\_CONTEXT\_A53\_SEC\_1 (5U)

Comments None

Constraints None

See Also None

# 4.1.12 SCICLIENT\_CONTEXT\_A53\_NONSEC\_0

a53 (Non Secure): Cortex A53 context 2 on Main island

## Definition

#define SCICLIENT CONTEXT A53 NONSEC 0 (6U)

Comments None

Constraints None

See Also None

# 4.1.13 SCICLIENT\_CONTEXT\_A53\_NONSEC\_1

a53 (Non Secure): Cortex A53 context 3 on Main island

Definition

#define SCICLIENT\_CONTEXT\_A53\_NONSEC\_1 (7U)

Comments None

Constraints None

See Also None

# 4.1.14 SCICLIENT\_CONTEXT\_A53\_NONSEC\_2

a53 (Non Secure): Cortex A53 context 4 on Main island

Definition

#define SCICLIENT\_CONTEXT\_A53\_NONSEC\_2 (8U)

Comments None

Constraints None

See Also None

# 4.1.15 SCICLIENT\_CONTEXT\_A53\_NONSEC\_3

a53 (Non Secure): Cortex A53 context 5 on Main island

Definition

#define SCICLIENT\_CONTEXT\_A53\_NONSEC\_3 (9U)

Comments None

Constraints None

See Also None

# 4.1.16 SCICLIENT\_CONTEXT\_A53\_NONSEC\_4

a53 (Non Secure): Cortex A53 context 6 on Main island

Definition

#define SCICLIENT\_CONTEXT\_A53\_NONSEC\_4 (10U)

Comments None

Constraints None

See Also None

# 4.1.17 SCICLIENT\_CONTEXT\_A53\_NONSEC\_5

a53 (Non Secure): Cortex A53 context 7 on Main island

#### Definition

#define SCICLIENT\_CONTEXT\_A53\_NONSEC\_5 (11U)

Comments None

Constraints None

See Also None

# 4.1.18 SCICLIENT\_CONTEXT\_GPU\_NONSEC\_0

gpu (Non Secure): SGX544 Context 0 on Main island

#### Definition

#define SCICLIENT\_CONTEXT\_GPU\_NONSEC\_0 (12U)

Comments None

Constraints None

See Also None

# 4.1.19 SCICLIENT\_CONTEXT\_GPU\_NONSEC\_1

gpu (Non Secure): SGX544 Context 1 on Main island

#### Definition

#define SCICLIENT\_CONTEXT\_GPU\_NONSEC\_1 (13U)

Comments None

Constraints None

See Also None

# 4.1.20 SCICLIENT\_CONTEXT\_ICSSG\_NONSEC\_0

icssg (Non Secure): ICSS Context 0 on Main island

#### Definition

#define SCICLIENT\_CONTEXT\_ICSSG\_NONSEC\_0 (14U)

Comments None

Constraints None

See Also None

# 4.1.21 SCICLIENT\_CONTEXT\_ICSSG\_NONSEC\_1

icssg (Non Secure): ICSS Context 1 on Main island

## Definition

#define SCICLIENT CONTEXT ICSSG NONSEC 1 (15U)

Comments None

Constraints None

See Also None

# 4.1.22 SCICLIENT\_CONTEXT\_ICSSG\_NONSEC\_2

```
icssg (Non Secure): ICSS Context 2 on Main island
```

#### Definition

```
#define SCICLIENT_CONTEXT_ICSSG_NONSEC_2 (16U)
```

Comments None

Constraints None

See Also None

# 4.1.23 SCICLIENT\_CONTEXT\_MAX\_NUM

Total number of possible contexts for application.

#### Definition

```
#define SCICLIENT CONTEXT MAX NUM (17U)
```

Comments None

Constraints None

See Also None

## 4.1.24 Sciclient\_PmDeviceIds

@ { Power Management Module Device IDs

#### **Definitions**

```
#define TISCI_DEV_MCU_ADC0 (0U)
#define TISCI_DEV_MCU_ADC1 (1U)
#define TISCI_DEV_CAL0 (2U)
#define TISCI_DEV_CMPEVENT_INTRTR0 (3U)
#define TISCI_DEV_MCU_CPSW0 (5U)
#define TISCI_DEV_CPT2_AGGR0 (6U)
#define TISCI_DEV_MCU_CPT2_AGGR0 (7U)
#define TISCI_DEV_STM0 (8U)
#define TISCI_DEV_DCC0 (9U)
#define TISCI_DEV_DCC1 (10U)
#define TISCI_DEV_DCC2 (11U)
#define TISCI_DEV_DCC3 (12U)
#define TISCI_DEV_DCC4 (13U)
#define TISCI_DEV_DCC5 (14U)
```

```
#define TISCI DEV DCC6 (15U)
#define TISCI_DEV_DCC7 (16U)
#define TISCI DEV MCU DCC0 (17U)
#define TISCI_DEV_MCU_DCC1 (18U)
#define TISCI_DEV_MCU_DCC2 (19U)
#define TISCI_DEV_DDRSS0 (20U)
#define TISCI_DEV_DEBUGSS_WRAP0 (21U)
#define TISCI DEV WKUP DMSC0 (22U)
#define TISCI_DEV_TIMER0 (23U)
#define TISCI_DEV_TIMER1 (24U)
#define TISCI_DEV_TIMER10 (25U)
#define TISCI DEV TIMER11 (26U)
\#define TISCI_DEV_TIMER2 (27U)
#define TISCI_DEV_TIMER3 (28U)
#define TISCI DEV TIMER4 (29U)
#define TISCI_DEV_TIMER5 (30U)
#define TISCI_DEV_TIMER6 (31U)
#define TISCI_DEV_TIMER7 (32U)
#define TISCI_DEV_TIMER8 (33U)
#define TISCI_DEV_TIMER9 (34U)
#define TISCI_DEV_MCU_TIMER0 (35U)
#define TISCI_DEV_MCU_TIMER1 (36U)
#define TISCI_DEV_MCU_TIMER2 (37U)
#define TISCI DEV MCU TIMER3 (38U)
#define TISCI DEV ECAPO (39U)
#define TISCI_DEV_EHRPWM0 (40U)
#define TISCI DEV EHRPWM1 (41U)
#define TISCI_DEV_EHRPWM2 (42U)
#define TISCI_DEV_EHRPWM3 (43U)
#define TISCI_DEV_EHRPWM4 (44U)
#define TISCI_DEV_EHRPWM5 (45U)
#define TISCI DEV ELM0 (46U)
#define TISCI_DEV_MMCSD0 (47U)
#define TISCI_DEV_MMCSD1 (48U)
#define TISCI_DEV_EQEP0 (49U)
#define TISCI_DEV_EQEP1 (50U)
#define TISCI_DEV_EQEP2 (51U)
#define TISCI_DEV_ESM0 (52U)
```

```
#define TISCI DEV MCU ESM0 (53U)
#define TISCI_DEV_WKUP_ESM0 (54U)
#define TISCI DEV MCU FSS0 (55U)
#define TISCI_DEV_GIC0 (56U)
#define TISCI_DEV_GPIO0 (57U)
#define TISCI_DEV_GPIO1 (58U)
#define TISCI_DEV_WKUP_GPIO0 (59U)
#define TISCI DEV GPMC0 (60U)
#define TISCI_DEV_GTC0 (61U)
#define TISCI_DEV_PRU_ICSSG0 (62U)
#define TISCI_DEV_PRU_ICSSG1 (63U)
#define TISCI DEV PRU ICSSG2 (64U)
#define TISCI DEV GPU0 (65U)
#define TISCI_DEV_CCDEBUGSS0 (66U)
#define TISCI DEV DSS0 (67U)
#define TISCI_DEV_DEBUGSS0 (68U)
#define TISCI_DEV_EFUSE0 (69U)
\#define TISCI_DEV_PSC0 (70U)
#define TISCI_DEV_MCU_DEBUGSS0 (71U)
#define TISCI DEV MCU EFUSE0 (72U)
#define TISCI_DEV_PBIST0 (73U)
#define TISCI_DEV_PBIST1 (74U)
#define TISCI_DEV_MCU_PBIST0 (75U)
#define TISCI DEV PLLCTRL0 (76U)
#define TISCI DEV WKUP PLLCTRL0 (77U)
#define TISCI_DEV_MCU_ROM0 (78U)
#define TISCI DEV WKUP PSC0 (79U)
#define TISCI_DEV_WKUP_VTM0 (80U)
#define TISCI DEV DEBUGSUSPENDRTR0 (81U)
#define TISCI_DEV_CBASS0 (82U)
#define TISCI_DEV_CBASS_DEBUG0 (83U)
#define TISCI DEV CBASS FW0 (84U)
#define TISCI_DEV_CBASS_INFRA0 (85U)
#define TISCI_DEV_ECC_AGGR0 (86U)
#define TISCI_DEV_ECC_AGGR1 (87U)
#define TISCI_DEV_ECC_AGGR2 (88U)
#define TISCI_DEV_MCU_CBASS0 (89U)
#define TISCI_DEV_MCU_CBASS_DEBUG0 (90U)
```

```
#define TISCI DEV MCU CBASS FW0 (91U)
#define TISCI_DEV_MCU_ECC_AGGR0 (92U)
#define TISCI DEV MCU ECC AGGR1 (93U)
#define TISCI_DEV_WKUP_CBASS0 (94U)
#define TISCI_DEV_WKUP_ECC_AGGR0 (95U)
#define TISCI_DEV_WKUP_CBASS_FW0 (96U)
#define TISCI_DEV_MAIN2MCU_LVL_INTRTR0 (97U)
#define TISCI DEV MAIN2MCU PLS INTRTR0 (98U)
#define TISCI_DEV_CTRL_MMR0 (99U)
#define TISCI_DEV_GPIOMUX_INTRTR0 (100U)
#define TISCI_DEV_PLL_MMR0 (101U)
#define TISCI DEV MCU MCANO (102U)
#define TISCI DEV MCU MCAN1 (103U)
#define TISCI_DEV_MCASP0 (104U)
#define TISCI DEV MCASP1 (105U)
#define TISCI_DEV_MCASP2 (106U)
#define TISCI_DEV_MCU_CTRL_MMR0 (107U)
#define TISCI_DEV_MCU_PLL_MMR0 (108U)
#define TISCI_DEV_MCU_SEC_MMR0 (109U)
#define TISCI DEV I2C0 (110U)
#define TISCI_DEV_I2C1 (111U)
#define TISCI_DEV_I2C2 (112U)
#define TISCI_DEV_I2C3 (113U)
#define TISCI DEV MCU I2C0 (114U)
#define TISCI DEV WKUP I2C0 (115U)
#define TISCI_DEV_MCU_MSRAM0 (116U)
#define TISCI DEV DFTSS0 (117U)
#define TISCI_DEV_NAVSS0 (118U)
#define TISCI DEV MCU NAVSSO (119U)
#define TISCI_DEV_PCIE0 (120U)
#define TISCI_DEV_PCIE1 (121U)
#define TISCI DEV PDMA DEBUGO (122U)
#define TISCI_DEV_PDMA0 (123U)
#define TISCI_DEV_PDMA1 (124U)
#define TISCI_DEV_MCU_PDMA0 (125U)
#define TISCI_DEV_MCU_PDMA1 (126U)
#define TISCI_DEV_MCU_PSRAM0 (127U)
#define TISCI_DEV_PSRAMECC0 (128U)
```

```
#define TISCI DEV MCU ARMSS0 (129U)
#define TISCI_DEV_RTI0 (130U)
#define TISCI DEV RTI1 (131U)
#define TISCI_DEV_RTI2 (132U)
#define TISCI_DEV_RTI3 (133U)
#define TISCI_DEV_MCU_RTI0 (134U)
#define TISCI_DEV_MCU_RTI1 (135U)
#define TISCI DEV SA2 UL0 (136U)
#define TISCI_DEV_MCSPI0 (137U)
#define TISCI_DEV_MCSPI1 (138U)
#define TISCI_DEV_MCSPI2 (139U)
#define TISCI DEV MCSPI3 (140U)
#define TISCI DEV MCSPI4 (141U)
#define TISCI_DEV_MCU_MCSPI0 (142U)
#define TISCI DEV MCU MCSPI1 (143U)
#define TISCI_DEV_MCU_MCSPI2 (144U)
#define TISCI_DEV_TIMESYNC_INTRTR0 (145U)
#define TISCI DEV UARTO (146U)
#define TISCI_DEV_UART1 (147U)
#define TISCI DEV UART2 (148U)
#define TISCI_DEV_MCU_UART0 (149U)
#define TISCI_DEV_WKUP_UART0 (150U)
#define TISCI_DEV_USB3SS0 (151U)
#define TISCI DEV USB3SS1 (152U)
#define TISCI DEV SERDES0 (153U)
#define TISCI_DEV_SERDES1 (154U)
#define TISCI DEV WKUP CTRL MMR0 (155U)
#define TISCI DEV WKUP GPIOMUX INTRTR0 (156U)
#define TISCI DEV BOARD0 (157U)
#define TISCI_DEV_MCU_ARMSS0_CPU0 (159U)
#define TISCI_DEV_MCU_ARMSS0_COMMON (160U)
#define TISCI DEV WKUP DMSC0 CORTEX M3 0 (161U)
#define TISCI_DEV_WKUP_DMSC0_INTR_AGGR_0 (162U)
#define TISCI_DEV_NAVSS0_CPTS0 (163U)
#define TISCI_DEV_NAVSS0_MAILBOX0_CLUSTER0 (164U)
#define TISCI_DEV_NAVSS0_MAILBOX0_CLUSTER1 (165U)
#define TISCI_DEV_NAVSS0_MAILBOX0_CLUSTER2 (166U)
#define TISCI_DEV_NAVSS0_MAILBOX0_CLUSTER3 (167U)
```

```
#define TISCI DEV NAVSSO MAILBOXO CLUSTER4 (168U)
#define TISCI_DEV_NAVSS0_MAILBOX0_CLUSTER5 (169U)
#define TISCI DEV NAVSSO MAILBOXO CLUSTER6 (170U)
#define TISCI_DEV_NAVSS0_MAILBOX0_CLUSTER7 (171U)
#define TISCI DEV NAVSSO MAILBOXO CLUSTER8 (172U)
#define TISCI_DEV_NAVSS0_MAILBOX0_CLUSTER9 (173U)
#define TISCI_DEV_NAVSS0_MAILBOX0_CLUSTER10 (174U)
#define TISCI DEV NAVSSO MAILBOXO CLUSTER11 (175U)
#define TISCI_DEV_NAVSS0_MCRC0 (176U)
#define TISCI_DEV_NAVSS0_PVU0 (177U)
#define TISCI_DEV_NAVSS0_PVU1 (178U)
#define TISCI DEV NAVSSO UDMASS INTAO (179U)
#define TISCI DEV NAVSSO MODSS INTA0 (180U)
#define TISCI_DEV_NAVSS0_MODSS_INTA1 (181U)
#define TISCI DEV NAVSSO INTR ROUTER 0 (182U)
#define TISCI_DEV_NAVSS0_TIMER_MGR0 (183U)
#define TISCI DEV NAVSSO TIMER MGR1 (184U)
#define TISCI_DEV_NAVSS0_PROXY0 (185U)
#define TISCI_DEV_NAVSS0_SEC_PROXY0 (186U)
#define TISCI DEV NAVSSO RINGACCO (187U)
#define TISCI_DEV_NAVSS0_UDMAP0 (188U)
#define TISCI_DEV_MCU_NAVSS0_INTR_AGGR_0 (189U)
#define TISCI_DEV_MCU_NAVSS0_INTR_ROUTER_0 (190U)
#define TISCI DEV MCU NAVSSO PROXYO (191U)
#define TISCI DEV MCU NAVSSO SEC PROXYO (192U)
#define TISCI_DEV_MCU_NAVSS0_MCRC0 (193U)
#define TISCI DEV MCU NAVSSO UDMAPO (194U)
#define TISCI DEV MCU NAVSSO RINGACCO (195U)
#define TISCI DEV COMPUTE CLUSTER MSMC0 (196U)
#define TISCI_DEV_COMPUTE_CLUSTER_PBIST0 (197U)
#define TISCI_DEV_COMPUTE_CLUSTER_CPAC0 (198U)
#define TISCI DEV COMPUTE CLUSTER CPAC PBISTO (199U)
#define TISCI_DEV_COMPUTE_CLUSTER_CPAC1 (200U)
#define TISCI_DEV_COMPUTE_CLUSTER_CPAC_PBIST1 (201U)
#define TISCI_DEV_COMPUTE_CLUSTER_A53_0 (202U)
#define TISCI_DEV_COMPUTE_CLUSTER_A53_1 (203U)
#define TISCI DEV COMPUTE CLUSTER A53 2 (204U)
#define TISCI_DEV_COMPUTE_CLUSTER_A53_3 (205U)
```

```
#define TISCI DEV CPT2 PROBE VBUSM MAIN NAVSRAMLO 4 (206U)
#define TISCI_DEV_CPT2_PROBE_VBUSM_MCU_FSS_S1_3 (207U)
#define TISCI DEV CPT2 PROBE VBUSM MCU EXPORT SLV 0 (208U)
#define TISCI_DEV_CPT2_PROBE_VBUSM_MAIN_NAVSRAMHI_3 (209U)
#define TISCI DEV CPT2 PROBE VBUSM MCU SRAM SLV 1 (210U)
#define TISCI_DEV_CPT2_PROBE_VBUSM_MAIN_NAVDDRHI_5 (211U)
#define TISCI_DEV_CPT2_PROBE_VBUSM_MAIN_NAVDDRLO_6 (212U)
#define TISCI DEV CPT2 PROBE VBUSM MAIN CALO 0 (213U)
#define TISCI_DEV_CPT2_PROBE_VBUSM_MAIN_DSS_2 (214U)
#define TISCI_DEV_CPT2_PROBE_VBUSM_MCU_FSS_S0_2 (215U)
#define TISCI_DEV_OLDI_TX_CORE_MAIN_0 (216U)
#define TISCI DEV K3 ARM ATB FUNNEL 3 32 MCU 0 (217U)
#define TISCI DEV_ICEMELTER_WKUP_0 (218U)
#define TISCI_DEV_K3_LED_MAIN_0 (219U)
#define TISCI DEV VDC DATA VBUSM 32B REF WKUP2MCU (220U)
#define TISCI_DEV_VDC_DATA_VBUSM_32B_REF_MCU2WKUP (221U)
#define TISCI DEV VDC DATA VBUSM 64B REF MAIN2MCU (222U)
#define TISCI_DEV_VDC_DATA_VBUSM_64B_REF_MCU2MAIN (223U)
#define TISCI_DEV_VDC_DMSC_DBG_VBUSP_32B_REF_DBG2DMSC (224U)
#define TISCI_DEV_VDC_INFRA_VBUSP_32B_REF_WKUP2MAIN_INFRA (225U)
#define TISCI_DEV_VDC_INFRA_VBUSP_32B_REF_MCU2MAIN_INFRA (226U)
#define TISCI_DEV_VDC_SOC_FW_VBUSP_32B_REF_FWWKUP2MCU (227U)
#define TISCI_DEV_VDC_SOC_FW_VBUSP_32B_REF_FWMCU2MAIN (228U)
#define TISCI DEV VDC MCU DBG VBUSP 32B REF DBGMAIN2MCU (229U)
#define TISCI DEV VDC NAV PSIL 128B REF MAIN2MCU (230U)
#define TISCI_DEV_GS80PRG_SOC_WRAP_WKUP_0 (231U)
#define TISCI DEV GS80PRG MCU WRAP WKUP 0 (232U)
#define TISCI DEV MX WAKEUP RESET SYNC WKUP 0 (233U)
#define TISCI DEV MX EFUSE MAIN CHAIN MAIN 0 (234U)
#define TISCI_DEV_MX_EFUSE_MCU_CHAIN_MCU_0 (235U)
#define TISCI_DEV_DUMMY_IP_LPSC_WKUP2MCU (236U)
#define TISCI DEV DUMMY IP LPSC WKUP2MAIN INFRA (237U)
#define TISCI_DEV_DUMMY_IP_LPSC_DEBUG2DMSC (238U)
#define TISCI_DEV_DUMMY_IP_LPSC_DMSC (239U)
#define TISCI_DEV_DUMMY_IP_LPSC_MCU2MAIN_INFRA (240U)
#define TISCI_DEV_DUMMY_IP_LPSC_MCU2MAIN (241U)
#define TISCI_DEV_DUMMY_IP_LPSC_MCU2WKUP (242U)
#define TISCI_DEV_DUMMY_IP_LPSC_MAIN2MCU (243U)
```

```
#define TISCI_DEV_DUMMY_IP_LPSC_EMIF_DATA (244U)
#define TISCI_DEV_MCU_ARMSS0_CPU1 (245U)
#define TISCI_DEV_MAX (246U)
```

Comments None

Constraints None

See Also None

# 4.1.25 Sciclient\_PmModuleClockIds

@ { Power Management Module Clock IDs for individual modules.

#### **Definitions**

```
#define TISCI DEV DCC4 BUS DCC INPUT00 CLK (0U)
#define TISCI DEV DCC4 BUS DCC CLKSRC7 CLK (1U)
#define TISCI DEV DCC4 BUS DCC CLKSRC4 CLK (2U)
#define TISCI_DEV_DCC4_BUS_DCC_CLKSRC3_CLK (3U)
#define TISCI DEV DCC4 BUS VBUS CLK (4U)
#define TISCI DEV DCC4 BUS DCC INPUT01 CLK (5U)
#define TISCI_DEV_DCC4_BUS_DCC_CLKSRC5_CLK (6U)
#define TISCI DEV DCC4 BUS DCC INPUT02 CLK (7U)
#define TISCI_DEV_DCC4_BUS_DCC_CLKSRC0_CLK (8U)
#define TISCI DEV DCC4 BUS DCC CLKSRC6 CLK (9U)
#define TISCI_DEV_DCC4_BUS_DCC_INPUT10_CLK (10U)
#define TISCI_DEV_DCC4_BUS_DCC_CLKSRC2_CLK (11U)
#define TISCI_DEV_DCC6_BUS_DCC_INPUT00_CLK (0U)
#define TISCI DEV DCC6 BUS DCC CLKSRC7 CLK (1U)
#define TISCI DEV DCC6 BUS DCC CLKSRC4 CLK (2U)
#define TISCI_DEV_DCC6_BUS_DCC_CLKSRC3_CLK (3U)
#define TISCI DEV DCC6 BUS VBUS CLK (4U)
#define TISCI DEV DCC6 BUS DCC CLKSRC1 CLK (5U)
#define TISCI DEV DCC6 BUS DCC INPUT01 CLK (6U)
#define TISCI DEV DCC6 BUS DCC CLKSRC5 CLK (7U)
#define TISCI_DEV_DCC6_BUS_DCC_INPUT02_CLK (8U)
#define TISCI DEV DCC6 BUS DCC CLKSRC0 CLK (9U)
#define TISCI_DEV_DCC6_BUS_DCC_CLKSRC6_CLK (10U)
#define TISCI_DEV_DCC6_BUS_DCC_INPUT10_CLK (11U)
#define TISCI_DEV_DCC6_BUS_DCC_CLKSRC2_CLK (12U)
#define TISCI_DEV_DCC0_BUS_DCC_INPUT00_CLK (0U)
#define TISCI DEV DCC0 BUS DCC CLKSRC4 CLK (1U)
#define TISCI_DEV_DCC0_BUS_DCC_CLKSRC3_CLK (2U)
```

```
#define TISCI DEV DCC0 BUS VBUS CLK (3U)
#define TISCI DEV DCC0 BUS DCC CLKSRC1 CLK (4U)
#define TISCI DEV DCC0 BUS DCC INPUT01 CLK (5U)
#define TISCI_DEV_DCC0_BUS_DCC_CLKSRC5_CLK (6U)
#define TISCI DEV DCC0 BUS DCC INPUT02 CLK (7U)
#define TISCI_DEV_DCC0_BUS_DCC_CLKSRC0_CLK (8U)
#define TISCI_DEV_DCC0_BUS_DCC_CLKSRC6_CLK (9U)
#define TISCI DEV DCC0 BUS DCC INPUT10 CLK (10U)
#define TISCI_DEV_DCC0_BUS_DCC_CLKSRC2_CLK (11U)
#define TISCI_DEV_MCU_DCC2_BUS_DCC_INPUT00_CLK (0U)
#define TISCI_DEV_MCU_DCC2_BUS_DCC_CLKSRC7_CLK (1U)
#define TISCI DEV MCU DCC2 BUS DCC CLKSRC4 CLK (2U)
#define TISCI DEV MCU DCC2 BUS DCC CLKSRC3 CLK (3U)
#define TISCI_DEV_MCU_DCC2_BUS_VBUS_CLK (4U)
#define TISCI DEV MCU DCC2 BUS DCC CLKSRC1 CLK (5U)
#define TISCI_DEV_MCU_DCC2_BUS_DCC_INPUT01_CLK (6U)
#define TISCI DEV MCU DCC2 BUS DCC CLKSRC5 CLK (7U)
#define TISCI_DEV_MCU_DCC2_BUS_DCC_INPUT02_CLK (8U)
#define TISCI_DEV_MCU_DCC2_BUS_DCC_CLKSRC0_CLK (9U)
#define TISCI DEV MCU DCC2 BUS DCC CLKSRC6 CLK (10U)
#define TISCI_DEV_MCU_DCC2_BUS_DCC_INPUT10_CLK (11U)
#define TISCI_DEV_MCU_DCC2_BUS_DCC_CLKSRC2_CLK (12U)
#define TISCI_DEV_DCC5_BUS_DCC_INPUT00_CLK (0U)
#define TISCI DEV DCC5 BUS DCC CLKSRC7 CLK (1U)
#define TISCI DEV DCC5 BUS DCC CLKSRC4 CLK (2U)
#define TISCI DEV DCC5 BUS DCC CLKSRC3 CLK (3U)
#define TISCI DEV DCC5 BUS VBUS CLK (4U)
#define TISCI DEV DCC5 BUS DCC CLKSRC1 CLK (5U)
#define TISCI DEV DCC5 BUS DCC INPUT01 CLK (6U)
#define TISCI DEV DCC5 BUS DCC CLKSRC5 CLK (7U)
#define TISCI_DEV_DCC5_BUS_DCC_INPUT02_CLK (8U)
#define TISCI DEV DCC5 BUS DCC CLKSRC0 CLK (9U)
#define TISCI_DEV_DCC5_BUS_DCC_CLKSRC6_CLK (10U)
#define TISCI DEV DCC5 BUS DCC INPUT10 CLK (11U)
#define TISCI_DEV_DCC5_BUS_DCC_CLKSRC2_CLK (12U)
#define TISCI_DEV_MCU_DCC0_BUS_DCC_INPUT00_CLK (0U)
#define TISCI_DEV_MCU_DCC0_BUS_DCC_CLKSRC7_CLK (1U)
#define TISCI_DEV_MCU_DCC0_BUS_DCC_CLKSRC4_CLK (2U)
```

```
#define TISCI DEV MCU DCCO BUS DCC CLKSRC3 CLK (3U)
#define TISCI DEV MCU DCC0 BUS VBUS CLK (4U)
#define TISCI DEV MCU DCCO BUS DCC CLKSRC1 CLK (5U)
#define TISCI_DEV_MCU_DCC0_BUS_DCC_INPUT01_CLK (6U)
#define TISCI DEV MCU DCC0 BUS DCC CLKSRC5 CLK (7U)
#define TISCI_DEV_MCU_DCC0_BUS_DCC_INPUT02_CLK (8U)
#define TISCI_DEV_MCU_DCC0_BUS_DCC_CLKSRC0_CLK (9U)
#define TISCI DEV MCU DCC0 BUS DCC CLKSRC6 CLK (10U)
#define TISCI_DEV_MCU_DCC0_BUS_DCC_INPUT10_CLK (11U)
#define TISCI_DEV_MCU_DCC0_BUS_DCC_CLKSRC2_CLK (12U)
#define TISCI_DEV_MCU_DCC1_BUS_DCC_INPUT00_CLK (0U)
#define TISCI DEV MCU DCC1 BUS DCC CLKSRC7 CLK (1U)
#define TISCI DEV MCU DCC1 BUS DCC CLKSRC4 CLK (2U)
#define TISCI_DEV_MCU_DCC1_BUS_DCC_CLKSRC3_CLK (3U)
#define TISCI DEV MCU DCC1 BUS VBUS CLK (4U)
#define TISCI_DEV_MCU_DCC1_BUS_DCC_CLKSRC1_CLK (5U)
#define TISCI DEV MCU DCC1 BUS DCC INPUT01 CLK (6U)
#define TISCI_DEV_MCU_DCC1_BUS_DCC_CLKSRC5_CLK (7U)
#define TISCI_DEV_MCU_DCC1_BUS_DCC_INPUT02_CLK (8U)
#define TISCI DEV MCU DCC1 BUS DCC CLKSRC0 CLK (9U)
#define TISCI_DEV_MCU_DCC1_BUS_DCC_CLKSRC6_CLK (10U)
#define TISCI DEV MCU DCC1 BUS DCC INPUT10 CLK (11U)
#define TISCI_DEV_MCU_DCC1_BUS_DCC_CLKSRC2_CLK (12U)
#define TISCI DEV DCC1 BUS DCC INPUT00 CLK (0U)
#define TISCI DEV DCC1 BUS DCC CLKSRC7 CLK (1U)
#define TISCI_DEV_DCC1_BUS_DCC_CLKSRC4_CLK (2U)
#define TISCI DEV DCC1 BUS DCC CLKSRC3 CLK (3U)
#define TISCI DEV DCC1 BUS VBUS CLK (4U)
#define TISCI DEV DCC1 BUS DCC CLKSRC1 CLK (5U)
#define TISCI DEV DCC1 BUS DCC INPUT01 CLK (6U)
#define TISCI_DEV_DCC1_BUS_DCC_CLKSRC5_CLK (7U)
#define TISCI DEV DCC1 BUS DCC INPUT02 CLK (8U)
#define TISCI_DEV_DCC1_BUS_DCC_CLKSRC0_CLK (9U)
#define TISCI DEV DCC1 BUS DCC CLKSRC6 CLK (10U)
#define TISCI_DEV_DCC1_BUS_DCC_INPUT10_CLK (11U)
#define TISCI_DEV_DCC1_BUS_DCC_CLKSRC2_CLK (12U)
#define TISCI_DEV_DCC3_BUS_DCC_INPUT00_CLK (0U)
#define TISCI DEV DCC3 BUS DCC CLKSRC7 CLK (1U)
```

```
#define TISCI DEV DCC3 BUS DCC CLKSRC4 CLK (2U)
#define TISCI DEV DCC3 BUS DCC CLKSRC3 CLK (3U)
#define TISCI DEV DCC3 BUS VBUS CLK (4U)
#define TISCI_DEV_DCC3_BUS_DCC_CLKSRC1_CLK (5U)
#define TISCI DEV DCC3 BUS DCC INPUT01 CLK (6U)
#define TISCI_DEV_DCC3_BUS_DCC_CLKSRC5_CLK (7U)
#define TISCI_DEV_DCC3_BUS_DCC_INPUT02_CLK (8U)
#define TISCI DEV DCC3 BUS DCC CLKSRC0 CLK (9U)
#define TISCI_DEV_DCC3_BUS_DCC_INPUT10_CLK (10U)
#define TISCI_DEV_DCC3_BUS_DCC_CLKSRC2_CLK (11U)
#define TISCI_DEV_DCC7_BUS_DCC_INPUT00_CLK (0U)
#define TISCI DEV DCC7 BUS DCC CLKSRC7 CLK (1U)
#define TISCI DEV DCC7 BUS DCC CLKSRC4 CLK (2U)
#define TISCI_DEV_DCC7_BUS_DCC_CLKSRC3_CLK (3U)
#define TISCI DEV DCC7 BUS VBUS CLK (4U)
#define TISCI_DEV_DCC7_BUS_DCC_CLKSRC1_CLK (5U)
#define TISCI DEV DCC7 BUS DCC INPUT01 CLK (6U)
#define TISCI DEV DCC7 BUS DCC CLKSRC5 CLK (7U)
#define TISCI_DEV_DCC7_BUS_DCC_INPUT02_CLK (8U)
#define TISCI DEV DCC7 BUS DCC CLKSRC0 CLK (9U)
#define TISCI_DEV_DCC7_BUS_DCC_CLKSRC6_CLK (10U)
#define TISCI_DEV_DCC7_BUS_DCC_INPUT10_CLK (11U)
#define TISCI_DEV_DCC7_BUS_DCC_CLKSRC2_CLK (12U)
#define TISCI DEV DCC2 BUS DCC INPUT00 CLK (0U)
#define TISCI DEV DCC2 BUS DCC CLKSRC7 CLK (1U)
#define TISCI_DEV_DCC2_BUS_DCC_CLKSRC4_CLK (2U)
#define TISCI DEV DCC2 BUS DCC CLKSRC3 CLK (3U)
#define TISCI DEV DCC2 BUS VBUS CLK (4U)
#define TISCI DEV DCC2 BUS DCC CLKSRC1 CLK (5U)
#define TISCI DEV DCC2 BUS DCC INPUT01 CLK (6U)
#define TISCI_DEV_DCC2_BUS_DCC_CLKSRC5_CLK (7U)
#define TISCI DEV DCC2 BUS DCC INPUT02 CLK (8U)
#define TISCI_DEV_DCC2_BUS_DCC_CLKSRC0_CLK (9U)
#define TISCI DEV DCC2 BUS DCC CLKSRC6 CLK (10U)
#define TISCI_DEV_DCC2_BUS_DCC_INPUT10_CLK (11U)
#define TISCI_DEV_DCC2_BUS_DCC_CLKSRC2_CLK (12U)
#define TISCI DEV MCU I2CO BUS CLK (0U)
#define TISCI_DEV_MCU_I2C0_BUS_PISYS_CLK (1U)
```

```
#define TISCI_DEV_MCU_I2C0_BUS_PISCL (2U)
#define TISCI_DEV_I2C3_BUS_CLK (0U)
#define TISCI DEV I2C3 BUS PISYS CLK (1U)
#define TISCI_DEV_I2C3_BUS_PISCL (2U)
#define TISCI DEV I2C2 BUS CLK (0U)
#define TISCI_DEV_I2C2_BUS_PISYS_CLK (1U)
#define TISCI_DEV_I2C2_BUS_PISCL (2U)
#define TISCI DEV WKUP I2C0 BUS CLK (0U)
#define TISCI_DEV_WKUP_I2C0_BUS_PISYS_CLK (1U)
#define TISCI_DEV_WKUP_I2C0_BUS_PISYS_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_F
(2U)
#define TISCI DEV WKUP I2CO BUS PISYS CLK PARENT MX WAKEUP GS80 WKUP 0 BUS WK
(3U)
#define TISCI_DEV_WKUP_I2C0_BUS_PISCL (4U)
#define TISCI_DEV_I2C0_BUS_CLK (0U)
#define TISCI_DEV_I2C0_BUS_PISYS_CLK (1U)
#define TISCI DEV I2C0 BUS PISCL (2U)
#define TISCI_DEV_I2C1_BUS_CLK (0U)
#define TISCI_DEV_I2C1_BUS_PISYS_CLK (1U)
#define TISCI_DEV_I2C1_BUS_PISCL (2U)
#define TISCI_DEV_TIMER5_BUS_TIMER_TCLK_CLK (0U)
#define TISCI_DEV_TIMER5_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_
(1U)
#define TISCI DEV TIMER5 BUS TIMER TCLK CLK PARENT BOARD 0 HFOSC1 CLK
(2U)
#define TISCI DEV TIMER5 BUS TIMER TCLK CLK PARENT ADPLLLJM HSDIV WRAP MAIN 0
#define TISCI_DEV_TIMER5_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_
(4U)
#define TISCI DEV TIMER5 BUS TIMER TCLK CLK PARENT ADPLLM HSDIV WRAP MCU 1 BU
(5U)
#define TISCI_DEV_TIMER5_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK
#define TISCI_DEV_TIMER5_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_EXT_REFCLK1
#define TISCI_DEV_TIMER5_BUS_TIMER_TCLK_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT
(8U)
#define TISCI DEV TIMER5 BUS TIMER TCLK CLK PARENT BOARD 0 BUS CPTS RFT CLK
#define TISCI_DEV_TIMER5_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2
(10U)
```

```
#define TISCI DEV TIMER5 BUS TIMER TCLK CLK PARENT ADPLLLJM WRAP MAIN 1 BUS C
(11U)
#define TISCI DEV TIMER5 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0 BUS
(12U)
#define TISCI DEV TIMER5 BUS TIMER HCLK CLK (13U)
#define TISCI_DEV_TIMER6_BUS_TIMER_TCLK_CLK (0U)
#define TISCI_DEV_TIMER6_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_
(1U)
#define TISCI DEV TIMER6 BUS TIMER TCLK CLK PARENT BOARD 0 HFOSC1 CLK
#define TISCI DEV TIMER6 BUS TIMER TCLK CLK PARENT ADPLLLJM HSDIV WRAP MAIN 0
#define TISCI_DEV_TIMER6_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_
#define TISCI_DEV_TIMER6_BUS_TIMER_TCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BU
#define TISCI DEV TIMER6 BUS TIMER TCLK CLK PARENT BOARD 0 BUS MCU EXT REFCLK
#define TISCI DEV TIMER6 BUS TIMER TCLK CLK PARENT BOARD 0 BUS EXT REFCLK1
#define TISCI_DEV_TIMER6_BUS_TIMER_TCLK_CLK_PARENT_GLUELOGIC LFOSC CLK BUS OUT
(8U)
#define TISCI_DEV_TIMER6_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_CPTS_RFT_CLK
#define TISCI DEV TIMER6 BUS TIMER TCLK CLK PARENT ADPLLLJM HSDIV WRAP MAIN 2
(10U)
#define TISCI DEV TIMER6 BUS TIMER TCLK CLK PARENT ADPLLLJM WRAP MAIN 1 BUS C
(11U)
#define TISCI DEV TIMER6 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0 BUS
(12U)
#define TISCI_DEV_TIMER6_BUS_TIMER_HCLK_CLK (13U)
#define TISCI DEV TIMER7 BUS TIMER TCLK CLK (0U)
#define TISCI DEV TIMER7 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0 BUS
(1U)
#define TISCI DEV TIMER7 BUS TIMER TCLK CLK PARENT BOARD 0 HFOSC1 CLK
(2U)
#define TISCI DEV TIMER7 BUS TIMER TCLK CLK PARENT ADPLLLJM HSDIV WRAP MAIN 0
```

#define TISCI DEV TIMER7 BUS TIMER TCLK CLK PARENT ADPLLM HSDIV WRAP MCU 1 BU

#define TISCI DEV TIMER7 BUS TIMER TCLK CLK PARENT BOARD 0 BUS MCU EXT REFCLK

(5U)

```
#define TISCI DEV TIMER7 BUS TIMER TCLK CLK PARENT BOARD 0 BUS EXT REFCLK1
(7U)
#define TISCI DEV TIMER7 BUS TIMER TCLK CLK PARENT GLUELOGIC LFOSC CLK BUS OUT
(8U)
#define TISCI DEV TIMER7 BUS TIMER TCLK CLK PARENT BOARD 0 BUS CPTS RFT CLK
(9U)
#define TISCI_DEV_TIMER7_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_
(10U)
#define TISCI DEV TIMER7 BUS TIMER TCLK CLK PARENT ADPLLLJM WRAP MAIN 1 BUS C
(11U)
#define TISCI DEV TIMER7 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0 BUS
(12U)
#define TISCI_DEV_TIMER7_BUS_TIMER_HCLK_CLK (13U)
#define TISCI_DEV_MCU_TIMER0_BUS_TIMER_TCLK_CLK (0U)
#define TISCI_DEV_MCU_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0
(1U)
#define TISCI DEV MCU TIMER0 BUS TIMER TCLK CLK PARENT K3 PLL CTRL WRAP WKUP
#define TISCI DEV MCU TIMERO BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0
#define TISCI DEV MCU TIMER0 BUS TIMER TCLK CLK PARENT ADPLLM HSDIV WRAP MCU
(4U)
#define TISCI_DEV_MCU_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_MCU_EXT_RI
#define TISCI DEV MCU TIMER0 BUS TIMER TCLK CLK PARENT GLUELOGIC LFOSC CLK BUS
#define TISCI DEV MCU TIMER0 BUS TIMER TCLK CLK PARENT CPSW 2GUSS MCU 0 BUS C
(7U)
#define TISCI DEV MCU TIMERO BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0
(8U)
#define TISCI_DEV_MCU_TIMER0_BUS_TIMER_HCLK_CLK (9U)
#define TISCI DEV TIMER8 BUS TIMER TCLK CLK (0U)
#define TISCI DEV TIMER8 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0 BUS
(1U)
#define TISCI DEV TIMER8 BUS TIMER TCLK CLK PARENT BOARD 0 HFOSC1 CLK
(2U)
#define TISCI DEV TIMER8 BUS TIMER TCLK CLK PARENT ADPLLLJM HSDIV WRAP MAIN 0
#define TISCI DEV TIMER8 BUS TIMER TCLK CLK PARENT ADPLLM HSDIV WRAP MCU 1 BU
```

#define TISCI DEV TIMER8 BUS TIMER TCLK CLK PARENT BOARD 0 BUS MCU EXT REFCLK

(5U)

```
#define TISCI DEV TIMER8 BUS TIMER TCLK CLK PARENT BOARD 0 BUS EXT REFCLK1
(7U)
#define TISCI DEV TIMER8 BUS TIMER TCLK CLK PARENT GLUELOGIC LFOSC CLK BUS OUT
(8U)
#define TISCI DEV TIMER8 BUS TIMER TCLK CLK PARENT BOARD 0 BUS CPTS RFT CLK
(9U)
#define TISCI_DEV_TIMER8_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_
(10U)
#define TISCI DEV TIMER8 BUS TIMER TCLK CLK PARENT ADPLLLJM WRAP MAIN 1 BUS C
(11U)
#define TISCI DEV TIMER8 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0 BUS
(12U)
#define TISCI DEV TIMER8 BUS TIMER HCLK CLK (13U)
#define TISCI_DEV_TIMER2_BUS_TIMER_TCLK_CLK (0U)
#define TISCI_DEV_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_
(1U)
#define TISCI DEV TIMER2 BUS TIMER TCLK CLK PARENT BOARD 0 HFOSC1 CLK
#define TISCI DEV TIMER2 BUS TIMER TCLK CLK PARENT ADPLLLJM HSDIV WRAP MAIN 0
#define TISCI DEV TIMER2 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0 BUS
(4U)
#define TISCI DEV TIMER2 BUS TIMER TCLK CLK PARENT ADPLLM HSDIV WRAP MCU 1 BU
#define TISCI DEV TIMER2 BUS TIMER TCLK CLK PARENT BOARD 0 BUS MCU EXT REFCLK
#define TISCI DEV TIMER2 BUS TIMER TCLK CLK PARENT BOARD 0 BUS EXT REFCLK1
(7U)
#define TISCI DEV TIMER2 BUS TIMER TCLK CLK PARENT GLUELOGIC LFOSC CLK BUS OUT
(8U)
#define TISCI_DEV_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_CPTS_RFT_CLK
(9U)
#define TISCI DEV TIMER2 BUS TIMER TCLK CLK PARENT ADPLLLJM HSDIV WRAP MAIN 2
(10U)
#define TISCI DEV TIMER2 BUS TIMER TCLK CLK PARENT ADPLLLJM WRAP MAIN 1 BUS C
(11U)
#define TISCI DEV TIMER2 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0 BUS
(12U)
#define TISCI_DEV_TIMER2_BUS_TIMER_HCLK_CLK (13U)
#define TISCI DEV MCU TIMER1 BUS TIMER TCLK CLK (0U)
#define TISCI DEV MCU TIMER1 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0
(1U)
```

#define TISCI DEV MCU TIMER1 BUS TIMER TCLK CLK PARENT K3 PLL CTRL WRAP WKUP

(2U)

```
#define TISCI DEV MCU TIMER1 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0
(3U)
#define TISCI DEV MCU TIMER1 BUS TIMER TCLK CLK PARENT ADPLLM HSDIV WRAP MCU
(4U)
#define TISCI DEV MCU TIMER1 BUS TIMER TCLK CLK PARENT BOARD 0 BUS MCU EXT RI
#define TISCI_DEV_MCU_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS
#define TISCI DEV MCU TIMER1 BUS TIMER TCLK CLK PARENT CPSW 2GUSS MCU 0 BUS C
#define TISCI DEV MCU TIMER1 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0
(8U)
#define TISCI_DEV_MCU_TIMER1_BUS_TIMER_HCLK_CLK (9U)
#define TISCI_DEV_MCU_TIMER2_BUS_TIMER_TCLK_CLK (0U)
#define TISCI_DEV_MCU_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0
(1U)
#define TISCI DEV MCU TIMER2 BUS TIMER TCLK CLK PARENT K3 PLL CTRL WRAP WKUP
#define TISCI DEV MCU TIMER2 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0
#define TISCI_DEV_MCU_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU
(4U)
#define TISCI_DEV_MCU_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_MCU_EXT_RI
#define TISCI DEV MCU TIMER2 BUS TIMER TCLK CLK PARENT GLUELOGIC LFOSC CLK BUS
#define TISCI DEV MCU TIMER2 BUS TIMER TCLK CLK PARENT CPSW 2GUSS MCU 0 BUS C
#define TISCI DEV MCU TIMER2 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0
(8U)
#define TISCI_DEV_MCU_TIMER2_BUS_TIMER_HCLK_CLK (9U)
#define TISCI DEV TIMER4 BUS TIMER TCLK CLK (0U)
#define TISCI DEV TIMER4 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0 BUS
(1U)
#define TISCI DEV TIMER4 BUS TIMER TCLK CLK PARENT BOARD 0 HFOSC1 CLK
(2U)
#define TISCI DEV TIMER4 BUS TIMER TCLK CLK PARENT ADPLLLJM HSDIV WRAP MAIN 0
#define TISCI_DEV_TIMER4_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_
#define TISCI DEV TIMER4 BUS TIMER TCLK CLK PARENT ADPLLM HSDIV WRAP MCU 1 BU
```

#define TISCI DEV TIMER4 BUS TIMER TCLK CLK PARENT BOARD 0 BUS MCU EXT REFCLK

(5U)

```
#define TISCI DEV TIMER4 BUS TIMER TCLK CLK PARENT BOARD 0 BUS EXT REFCLK1
(7U)
#define TISCI DEV TIMER4 BUS TIMER TCLK CLK PARENT GLUELOGIC LFOSC CLK BUS OUT
(8U)
#define TISCI DEV TIMER4 BUS TIMER TCLK CLK PARENT BOARD 0 BUS CPTS RFT CLK
(9U)
#define TISCI_DEV_TIMER4_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_
(10U)
#define TISCI DEV TIMER4 BUS TIMER TCLK CLK PARENT ADPLLLJM WRAP MAIN 1 BUS C
(11U)
#define TISCI DEV TIMER4 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0 BUS
(12U)
#define TISCI DEV TIMER4 BUS TIMER HCLK CLK (13U)
#define TISCI_DEV_TIMER3_BUS_TIMER_TCLK_CLK (0U)
#define TISCI_DEV_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_
(1U)
#define TISCI DEV TIMER3 BUS TIMER TCLK CLK PARENT BOARD 0 HFOSC1 CLK
#define TISCI DEV TIMER3 BUS TIMER TCLK CLK PARENT ADPLLLJM HSDIV WRAP MAIN 0
#define TISCI DEV TIMER3 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0 BUS
(4U)
#define TISCI DEV TIMER3 BUS TIMER TCLK CLK PARENT ADPLLM HSDIV WRAP MCU 1 BU
#define TISCI DEV TIMER3 BUS TIMER TCLK CLK PARENT BOARD 0 BUS MCU EXT REFCLK
#define TISCI DEV TIMER3 BUS TIMER TCLK CLK PARENT BOARD 0 BUS EXT REFCLK1
(7U)
#define TISCI DEV TIMER3 BUS TIMER TCLK CLK PARENT GLUELOGIC LFOSC CLK BUS OUT
(8U)
#define TISCI_DEV_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_CPTS_RFT_CLK
(9U)
#define TISCI DEV TIMER3 BUS TIMER TCLK CLK PARENT ADPLLLJM HSDIV WRAP MAIN 2
(10U)
#define TISCI DEV TIMER3 BUS TIMER TCLK CLK PARENT ADPLLLJM WRAP MAIN 1 BUS C
(11U)
#define TISCI DEV TIMER3 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0 BUS
(12U)
#define TISCI_DEV_TIMER3_BUS_TIMER_HCLK_CLK (13U)
#define TISCI DEV TIMER9 BUS TIMER TCLK CLK (0U)
#define TISCI DEV TIMER9 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0 BUS
(1U)
#define TISCI DEV TIMER9 BUS TIMER TCLK CLK PARENT BOARD 0 HFOSC1 CLK
(2U)
```

(3U)

(4U)

```
(8U)
#define TISCI DEV TIMER9 BUS TIMER TCLK CLK PARENT BOARD 0 BUS CPTS RFT CLK
#define TISCI_DEV_TIMER9_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_
#define TISCI DEV TIMER9 BUS TIMER TCLK CLK PARENT ADPLLLJM WRAP MAIN 1 BUS C
(11U)
#define TISCI DEV TIMER9_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_
#define TISCI DEV TIMER9 BUS TIMER HCLK CLK (13U)
#define TISCI_DEV_TIMER11_BUS_TIMER_TCLK_CLK (0U)
#define TISCI_DEV_TIMER11_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS
(1U)
#define TISCI DEV TIMER11 BUS TIMER TCLK CLK PARENT BOARD 0 HFOSC1 CLK
#define TISCI DEV TIMER11 BUS TIMER TCLK CLK PARENT ADPLLLJM HSDIV WRAP MAIN 0
(3U)
#define TISCI DEV TIMER11 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0 BUS
(4U)
#define TISCI_DEV_TIMER11_BUS_TIMER_TCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_B
(5U)
#define TISCI DEV TIMER11 BUS TIMER TCLK CLK PARENT BOARD 0 BUS MCU EXT REFCLI
#define TISCI DEV TIMER11 BUS TIMER TCLK CLK PARENT BOARD 0 BUS EXT REFCLK1
#define TISCI DEV TIMER11 BUS TIMER TCLK CLK PARENT GLUELOGIC LFOSC CLK BUS OU
(8U)
#define TISCI_DEV_TIMER11_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_CPTS_RFT_CLK
#define TISCI DEV TIMER11 BUS TIMER TCLK CLK PARENT ADPLLLJM HSDIV WRAP MAIN 2
#define TISCI DEV TIMER11 BUS TIMER TCLK CLK PARENT ADPLLLJM WRAP MAIN 1 BUS OF
(11U)
                                             Chapter 4. Low Level Definitions
```

#define TISCI DEV TIMER9 BUS TIMER TCLK CLK PARENT ADPLLLJM HSDIV WRAP MAIN 0

#define TISCI DEV TIMER9 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0 BUS

#define TISCI DEV TIMER9 BUS TIMER TCLK CLK PARENT ADPLLM HSDIV WRAP MCU 1 BU

#define TISCI\_DEV\_TIMER9\_BUS\_TIMER\_TCLK\_CLK\_PARENT\_BOARD\_0\_BUS\_MCU\_EXT\_REFCLK

#define TISCI DEV TIMER9 BUS TIMER TCLK CLK PARENT GLUELOGIC LFOSC CLK BUS OUT

#define TISCI DEV TIMER9 BUS TIMER TCLK CLK PARENT BOARD 0 BUS EXT REFCLK1

```
#define TISCI DEV TIMER11 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0 BUS
(12U)
#define TISCI DEV TIMER11 BUS TIMER HCLK CLK (13U)
#define TISCI_DEV_TIMER10_BUS_TIMER_TCLK_CLK (0U)
#define TISCI_DEV_TIMER10_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS
(1U)
#define TISCI DEV TIMER10 BUS TIMER TCLK CLK PARENT BOARD 0 HFOSC1 CLK
(2U)
#define TISCI DEV TIMER10 BUS TIMER TCLK CLK PARENT ADPLLLJM HSDIV WRAP MAIN 0
#define TISCI DEV TIMER10 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0 BUS
#define TISCI_DEV_TIMER10_BUS_TIMER_TCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_B
#define TISCI_DEV_TIMER10_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLI
(6U)
#define TISCI DEV TIMER10 BUS TIMER TCLK CLK PARENT BOARD 0 BUS EXT REFCLK1
#define TISCI DEV TIMER10 BUS TIMER TCLK CLK PARENT GLUELOGIC LFOSC CLK BUS OU
#define TISCI_DEV_TIMER10_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_CPTS_RFT_CLK
(9U)
#define TISCI_DEV_TIMER10_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2
(10U)
#define TISCI DEV TIMER10 BUS TIMER TCLK CLK PARENT ADPLLLJM WRAP MAIN 1 BUS OF
(11U)
#define TISCI DEV TIMER10 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0 BUS
(12U)
#define TISCI DEV TIMER10 BUS TIMER HCLK CLK (13U)
#define TISCI_DEV_TIMER0_BUS_TIMER_TCLK_CLK (0U)
#define TISCI DEV TIMER0 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0 BUS
(1U)
#define TISCI DEV TIMERO BUS TIMER TCLK CLK PARENT BOARD 0 HFOSC1 CLK
(2U)
#define TISCI DEV TIMER0 BUS TIMER TCLK CLK PARENT ADPLLLJM HSDIV WRAP MAIN 0
#define TISCI DEV TIMER0 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0 BUS
```

#define TISCI DEV TIMER0 BUS TIMER TCLK CLK PARENT BOARD 0 BUS MCU EXT REFCLK

#define TISCI DEV TIMERO BUS TIMER TCLK CLK PARENT BOARD 0 BUS EXT REFCLK1

(6U)

(7U)

```
#define TISCI DEV TIMER0 BUS TIMER TCLK CLK PARENT GLUELOGIC LFOSC CLK BUS OUT
(8U)
#define TISCI DEV TIMERO BUS TIMER TCLK CLK PARENT BOARD 0 BUS CPTS RFT CLK
(9U)
#define TISCI DEV TIMER0 BUS TIMER TCLK CLK PARENT ADPLLLJM HSDIV WRAP MAIN 2
(10U)
#define TISCI_DEV_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_WRAP_MAIN_1_BUS_C
(11U)
#define TISCI DEV TIMER0 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0 BUS
(12U)
#define TISCI DEV TIMERO BUS TIMER HCLK CLK (13U)
#define TISCI_DEV_MCU_TIMER3_BUS_TIMER_TCLK_CLK (0U)
#define TISCI_DEV_MCU_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0
#define TISCI_DEV_MCU_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_K3_PLL_CTRL_WRAP_WKUP
(2U)
#define TISCI DEV MCU TIMER3 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0
#define TISCI DEV MCU TIMER3 BUS TIMER TCLK CLK PARENT ADPLLM HSDIV WRAP MCU
#define TISCI_DEV_MCU_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_BOARD 0 BUS MCU EXT RI
(5U)
#define TISCI_DEV_MCU_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS
#define TISCI DEV MCU TIMER3 BUS TIMER TCLK CLK PARENT CPSW 2GUSS MCU 0 BUS C
#define TISCI DEV MCU TIMER3 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0
(8U)
#define TISCI DEV MCU TIMER3 BUS TIMER HCLK CLK (9U)
#define TISCI_DEV_TIMER1_BUS_TIMER_TCLK_CLK (0U)
#define TISCI DEV TIMER1 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0 BUS
(1U)
#define TISCI DEV TIMER1 BUS TIMER TCLK CLK PARENT BOARD 0 HFOSC1 CLK
(2U)
#define TISCI DEV TIMER1 BUS TIMER TCLK CLK PARENT ADPLLLJM HSDIV WRAP MAIN 0
#define TISCI DEV TIMER1 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0 BUS
#define TISCI_DEV_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BU
```

#define TISCI DEV TIMER1 BUS TIMER TCLK CLK PARENT BOARD 0 BUS MCU EXT REFCLK

#define TISCI DEV TIMER1 BUS TIMER TCLK CLK PARENT BOARD 0 BUS EXT REFCLK1

(6U)

(7U)

```
#define TISCI DEV TIMER1 BUS TIMER TCLK CLK PARENT GLUELOGIC LFOSC CLK BUS OUT
(8U)
#define TISCI DEV TIMER1 BUS TIMER TCLK CLK PARENT BOARD 0 BUS CPTS RFT CLK
(9U)
#define TISCI_DEV_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2
(10U)
#define TISCI_DEV_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_WRAP_MAIN_1_BUS_C
(11U)
#define TISCI DEV TIMER1 BUS TIMER TCLK CLK PARENT MX WAKEUP GS80 WKUP 0 BUS
(12U)
#define TISCI_DEV_TIMER1_BUS_TIMER_HCLK_CLK (13U)
#define TISCI_DEV_WKUP_PSC0_BUS_CLK (0U)
#define TISCI_DEV_WKUP_PSC0_BUS_SLOW_CLK (1U)
#define TISCI DEV CBASSO BUS MAIN SYSCLKO 2 CLK (0U)
#define TISCI_DEV_CBASS0_BUS_MAIN_SYSCLK0_4_CLK (1U)
#define TISCI_DEV_PLL_MMR0_BUS_VBUSP_CLK (0U)
#define TISCI_DEV_MCU_CPT2_AGGR0_BUS_VCLK_CLK (0U)
#define TISCI_DEV_CPT2_AGGR0_BUS_VCLK_CLK (0U)
#define TISCI DEV DEBUGSSO BUS ATB1 CLK (0U)
#define TISCI_DEV_DEBUGSS0_BUS_ATB5_CLK (1U)
#define TISCI DEV DEBUGSSO BUS ATBO CLK (2U)
#define TISCI DEV DEBUGSSO BUS SYS CLK (3U)
#define TISCI_DEV_DEBUGSS0_BUS_ATB4_CLK (4U)
#define TISCI DEV DEBUGSSO BUS CFG CLK (5U)
#define TISCI_DEV_DEBUGSS0_BUS_ATB2_CLK (6U)
#define TISCI DEV DEBUGSSO BUS DBG CLK (7U)
#define TISCI_DEV_DEBUGSS0_BUS_ATB3_CLK (8U)
#define TISCI_DEV_EHRPWM4_BUS_VBUSP_CLK (0U)
#define TISCI_DEV_EHRPWM1_BUS_VBUSP_CLK (0U)
#define TISCI_DEV_EHRPWM0_BUS_VBUSP_CLK (0U)
#define TISCI DEV EHRPWM3 BUS VBUSP CLK (0U)
#define TISCI_DEV_EHRPWM5_BUS_VBUSP_CLK (0U)
#define TISCI DEV EHRPWM2 BUS VBUSP CLK (0U)
#define TISCI DEV ELMO BUS VBUSP CLK (0U)
#define TISCI_DEV_MCU_UART0_BUS_FCLK_CLK (0U)
#define TISCI DEV MCU UARTO BUS FCLK CLK PARENT ADPLLM HSDIV WRAP MCU 0 BUS
(1U)
#define TISCI_DEV_MCU_UART0_BUS_FCLK_CLK_PARENT_ADPLLLJM_WRAP_MAIN_1_BUS_CLKC
(2U)
```

#define TISCI\_DEV\_MCU\_UART0\_BUS\_VBUSP\_CLK (3U)

```
#define TISCI DEV WKUP UARTO BUS FCLK CLK (0U)
#define TISCI_DEV_WKUP_UARTO_BUS_FCLK_CLK_PARENT_CLOCKMUX_WKUPUSART_CLK_SEL_
(1U)
#define TISCI_DEV_WKUP_UARTO_BUS_FCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_V
(2U)
#define TISCI_DEV_WKUP_UART0_BUS_VBUSP_CLK (3U)
#define TISCI_DEV_UART1_BUS_FCLK_CLK (0U)
#define TISCI_DEV_UART1_BUS_VBUSP_CLK (1U)
#define TISCI DEV UARTO BUS FCLK CLK (0U)
#define TISCI DEV UARTO BUS VBUSP CLK (1U)
#define TISCI_DEV_UART2_BUS_FCLK_CLK (0U)
#define TISCI DEV UART2 BUS VBUSP CLK (1U)
#define TISCI DEV SA2 ULO BUS PKA IN CLK (0U)
#define TISCI DEV SA2 ULO BUS X1 CLK (1U)
#define TISCI_DEV_SA2_UL0_BUS_X2_CLK (2U)
#define TISCI_DEV_CAL0_BUS_CLK (0U)
#define TISCI DEV CALO BUS CP C CLK (1U)
#define TISCI_DEV_CPT2_PROBE_VBUSM_MAIN_NAVSRAMLO_4_BUS_VBUS_CLK
(0U)
#define TISCI DEV CPT2 PROBE VBUSM MAIN NAVSRAMLO 4 BUS PROBE CLK
(1U)
#define TISCI DEV CPT2 PROBE VBUSM MCU FSS S1 3 BUS VBUS CLK (0U)
#define
        TISCI DEV CPT2 PROBE VBUSM MCU FSS S1 3 BUS PROBE CLK
(1U)
#define TISCI_DEV_CPT2_PROBE_VBUSM_MCU_EXPORT_SLV_0_BUS_VBUS_CLK
#define TISCI_DEV_CPT2_PROBE_VBUSM_MCU_EXPORT_SLV_0_BUS_PROBE_CLK
(1U)
#define TISCI DEV CPT2 PROBE VBUSM MAIN NAVSRAMHI 3 BUS VBUS CLK
(0U)
#define TISCI DEV CPT2 PROBE VBUSM MAIN NAVSRAMHI 3 BUS PROBE CLK
(1U)
#define TISCI_DEV_CPT2_PROBE_VBUSM_MCU_SRAM_SLV_1_BUS_VBUS_CLK
(0U)
#define TISCI_DEV_CPT2_PROBE_VBUSM_MCU_SRAM_SLV_1_BUS_PROBE_CLK
(1U)
#define TISCI DEV CPT2 PROBE VBUSM MAIN NAVDDRHI 5 BUS VBUS CLK
(0U)
#define TISCI DEV CPT2 PROBE VBUSM MAIN NAVDDRHI 5 BUS PROBE CLK
(1U)
#define TISCI DEV CPT2 PROBE VBUSM MAIN NAVDDRLO 6 BUS VBUS CLK
(0U)
```

```
#define TISCI DEV CPT2 PROBE VBUSM MAIN NAVDDRLO 6 BUS PROBE CLK
(1U)
#define TISCI DEV CPT2 PROBE VBUSM MAIN CALO 0 BUS VBUS CLK (0U)
#define TISCI_DEV_CPT2_PROBE_VBUSM_MAIN_CAL0_0_BUS_PROBE_CLK (1U)
#define TISCI_DEV_CPT2_PROBE_VBUSM_MAIN_DSS_2_BUS_VBUS_CLK (0U)
#define TISCI_DEV_CPT2_PROBE_VBUSM_MAIN_DSS_2_BUS_PROBE_CLK (1U)
#define TISCI_DEV_CPT2_PROBE_VBUSM_MCU_FSS_S0_2_BUS_VBUS_CLK (0U)
#define
        TISCI DEV CPT2 PROBE VBUSM MCU FSS S0 2 BUS PROBE CLK
(1U)
#define TISCI DEV PBISTO BUS CLK1 CLK (0U)
#define TISCI_DEV_PBIST0_BUS_CLK4_CLK (1U)
#define TISCI DEV PBISTO BUS CLK2 CLK (2U)
#define TISCI_DEV_PBIST1_BUS_CLK1_CLK (0U)
#define TISCI DEV PBIST1 BUS CLK4 CLK (1U)
#define TISCI_DEV_PBIST1_BUS_CLK2_CLK (2U)
#define TISCI_DEV_MCU_PBIST0_BUS_CLK1_CLK (0U)
#define TISCI DEV MCU PBISTO BUS CLK4 CLK (1U)
#define TISCI_DEV_MCU_PBIST0_BUS_CLK2_CLK (2U)
#define TISCI_DEV_NAVSS0_BUS_UDMASS_VD2CLK (0U)
#define TISCI_DEV_NAVSS0_BUS_ICSS_G2CLK (1U)
#define TISCI_DEV_NAVSS0_BUS_ICSS_G0CLK (2U)
#define TISCI_DEV_NAVSS0_BUS_RCLK_BUS_IN3_BOARD_0_BUS_CPTS_RFT_CLK
(3U)
#define TISCI DEV NAVSSO BUS MSMCOCLK (4U)
#define TISCI_DEV_NAVSS0_BUS_RCLK_BUS_IN0_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLI
#define TISCI_DEV_NAVSS0_BUS_RCLK_BUS_IN2_BOARD_0_BUS_MCU_CPTS_RFT_CLK
(6U)
#define TISCI_DEV_NAVSS0_BUS_MODSS_VD2CLK (7U)
#define TISCI_DEV_NAVSSO_BUS_RCLK_BUS_IN4_BOARD_0_BUS_MCU_EXT_REFCLK0
(8U)
#define TISCI DEV NAVSSO BUS PDMA MAIN1CLK (9U)
#define TISCI DEV NAVSSO BUS NBSS VCLK (10U)
(11U)
#define TISCI_DEV_NAVSS0_BUS_NBSS_VD2CLK (12U)
#define TISCI_DEV_NAVSS0_BUS_ICSS_G1CLK (13U)
#define TISCI_DEV_NAVSS0_BUS_RCLK_BUS_IN5_BOARD_0_BUS_EXT_REFCLK1
(14U)
#define TISCI DEV DSS0 BUS DPI 0 IN CLK BUS IN1 CLOCKDIVIDER DSS BUS OUT0
```

(0U)

```
#define TISCI DEV DSS0 BUS DSS FUNC CLK (1U)
#define TISCI_DEV_DSS0_BUS_DPI_1_IN_CLK (2U)
#define TISCI DEV DSS0 BUS DPI 1 IN CLK PARENT CLOCKDIVIDER DSS BUS OUT07
#define TISCI_DEV_DSS0_BUS_DPI_1_IN_CLK_PARENT_BOARD_0_BUS_DSS0EXTPCLKIN
(4U)
#define TISCI_DEV_DSS0_BUS_DPI_1_IN_CLK_PARENT_CLOCKDIVIDER_DSS_BUS_OUT1
(5U)
#define TISCI DEV DSS0 BUS DPI 0 IN CLK BUS INO CLOCKDIVIDER DSS BUS OUTO
(6U)
#define TISCI DEV DSS0 BUS DPI 1 OUT CLK (7U)
#define TISCI DEV GPMC0 BUS FUNC CLK (0U)
#define TISCI_DEV_GPMC0_BUS_FUNC_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV
#define TISCI_DEV_GPMC0_BUS_FUNC_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_BUS_CL
(2U)
#define TISCI DEV GPMC0 BUS FUNC CLK PARENT ADPLLLJM HSDIV WRAP MAIN 2 BUS CL
(3U)
#define TISCI_DEV_GPMC0_BUS_FUNC_CLK_PARENT_K3_PLL_CTRL_WRAP_MAIN_0_BUS_CHIP_
(4U)
#define TISCI_DEV_GPMC0_BUS_PI_GPMC_RET_CLK (5U)
#define TISCI_DEV_GPMC0_BUS_VBUSP_CLK (6U)
#define TISCI_DEV_GPMC0_BUS_PO_GPMC_DEV_CLK (7U)
#define TISCI_DEV_MMCSD1_BUS_EMMCSDSS_VBUS_CLK (0U)
#define TISCI_DEV_MMCSD1_BUS_EMMCSDSS_XIN_CLK (1U)
#define TISCI_DEV_WKUP_PLLCTRL0_BUS_VBUS_SLV_REFCLK_CLK (0U)
#define TISCI DEV WKUP PLLCTRLO BUS PLL CLKOUT CLK (1U)
#define TISCI DEV WKUP PLLCTRLO BUS PLL REFCLK CLK (2U)
#define TISCI DEV PLLCTRLO BUS VBUS SLV REFCLK CLK (0U)
#define TISCI DEV PLLCTRLO BUS PLL CLKOUT CLK (1U)
#define TISCI_DEV_PLLCTRL0_BUS_PLL_REFCLK_CLK (2U)
#define TISCI_DEV_PLLCTRL0_BUS_PLL_REFCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BU
(3U)
#define TISCI_DEV_PLLCTRL0_BUS_PLL_REFCLK_CLK_PARENT_BOARD_0_HFOSC1_CLK
(4U)
#define TISCI_DEV_USB3SS1_BUS_SUSP_CLK (0U)
#define TISCI_DEV_USB3SS1_BUS_PHY2_REFCLK960M_CLK (1U)
#define TISCI DEV USB3SS1 BUS REF CLK (2U)
#define TISCI DEV USB3SS1 BUS REF CLK PARENT CLOCKMUX HFOSC SEL BUS OUTO
(3U)
#define TISCI DEV USB3SS1 BUS REF CLK PARENT ADPLLLJM WRAP MAIN 1 BUS CLKOUT (
(4U)
```

```
#define TISCI DEV USB3SS1 BUS HSIC CLK CLK (5U)
#define TISCI_DEV_USB3SS1_BUS_BUS_CLK (6U)
#define TISCI DEV USB3SS1 BUS PIPE3 TXB CLK (7U)
#define TISCI_DEV_USB3SS1_BUS_UTMI_CLK_CLK (8U)
#define TISCI DEV USB3SSO BUS SUSP CLK (0U)
#define TISCI_DEV_USB3SS0_BUS_PHY2_REFCLK960M_CLK (1U)
#define TISCI_DEV_USB3SS0_BUS_REF_CLK (2U)
#define TISCI_DEV_USB3SS0_BUS_REF_CLK_PARENT_CLOCKMUX_HFOSC_SEL_BUS_OUT0
(3U)
#define TISCI_DEV_USB3SS0_BUS_REF_CLK_PARENT_ADPLLLJM_WRAP_MAIN_1_BUS_CLKOUT_C
(4U)
#define TISCI DEV USB3SSO BUS HSIC CLK CLK (5U)
#define TISCI DEV USB3SSO BUS BUS CLK (6U)
#define TISCI DEV USB3SSO BUS PIPE3 TXB CLK (7U)
#define TISCI_DEV_USB3SS0_BUS_PIPE3_TXB_CLK_PARENT_WIZ8B2M4VSB_MAIN_0_BUS_LN0_TX
(8U)
#define TISCI_DEV_USB3SS0_BUS_PIPE3_TXB_CLK_PARENT_CLOCKMUX_USB0_PIPE3_CLK_SEL_I
(9U)
#define TISCI_DEV_USB3SS0_BUS_UTMI_CLK_CLK (10U)
#define TISCI DEV MCU MCSPIO BUS IO CLKSPII CLK (0U)
#define TISCI DEV MCU MCSPIO BUS CLKSPIREF CLK (1U)
#define TISCI_DEV_MCU_MCSPI0_BUS_VBUSP_CLK (2U)
#define TISCI DEV MCU MCSPIO BUS IO CLKSPIO CLK (3U)
#define TISCI_DEV_MCSPI2_BUS_IO_CLKSPII_CLK (0U)
#define TISCI_DEV_MCSPI2_BUS_CLKSPIREF_CLK (1U)
#define TISCI DEV MCSPI2 BUS VBUSP CLK (2U)
#define TISCI_DEV_MCSPI2_BUS_IO_CLKSPIO_CLK (3U)
#define TISCI_DEV_MCU_MCSPI2_BUS_CLKSPIREF_CLK (0U)
#define TISCI_DEV_MCU_MCSPI2_BUS_VBUSP_CLK (1U)
#define TISCI_DEV_MCSPI0_BUS_IO_CLKSPII_CLK (0U)
#define TISCI_DEV_MCSPI0_BUS_CLKSPIREF_CLK (1U)
#define TISCI_DEV_MCSPI0_BUS_VBUSP_CLK (2U)
#define TISCI DEV MCSPIO BUS IO CLKSPIO CLK (3U)
#define TISCI_DEV_MCSPI1_BUS_IO_CLKSPII_CLK (0U)
#define TISCI DEV MCSPI1 BUS CLKSPIREF CLK (1U)
#define TISCI_DEV_MCSPI1_BUS_VBUSP_CLK (2U)
#define TISCI_DEV_MCSPI1_BUS_IO_CLKSPIO_CLK (3U)
#define TISCI DEV MCSPI4 BUS CLKSPIREF CLK (0U)
#define TISCI_DEV_MCSPI4_BUS_VBUSP_CLK (1U)
```

```
#define TISCI DEV MCSPI3 BUS IO CLKSPII CLK (0U)
#define TISCI_DEV_MCSPI3_BUS_CLKSPIREF_CLK (1U)
#define TISCI DEV MCSPI3 BUS VBUSP CLK (2U)
#define TISCI_DEV_MCSPI3_BUS_IO_CLKSPIO_CLK (3U)
#define TISCI_DEV_MCU_MCSPI1_BUS_IO_CLKSPII_CLK (0U)
#define TISCI_DEV_MCU_MCSPI1_BUS_CLKSPIREF_CLK (1U)
#define TISCI_DEV_MCU_MCSPI1_BUS_VBUSP_CLK (2U)
#define TISCI DEV MCU MCSPI1 BUS IO CLKSPIO CLK (3U)
#define TISCI_DEV_DEBUGSS_WRAP0_BUS_JTAG_TCK (0U)
#define TISCI_DEV_DEBUGSS_WRAP0_BUS_ATB_CLK (1U)
#define TISCI_DEV_DEBUGSS_WRAP0_BUS_TREXPT_CLK (2U)
#define TISCI DEV DEBUGSS WRAPO BUS CORE CLK (3U)
#define TISCI DEV CBASS INFRAO BUS GTC CLOCK 1 CLK (0U)
#define TISCI_DEV_CBASS_INFRA0_BUS_GTC_CLOCK_1_CLK_PARENT_ADPLLM_HSDIV_WRAP_M
#define TISCI_DEV_CBASS_INFRA0_BUS_GTC_CLOCK_1_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_
(2U)
#define TISCI_DEV_CBASS_INFRA0_BUS_GTC_CLOCK_1_CLK_PARENT_BOARD_0_BUS_MCU_CPT
(3U)
#define TISCI DEV CBASS INFRA0 BUS GTC CLOCK 1 CLK PARENT BOARD 0 BUS CPTS RFT
#define TISCI_DEV_CBASS_INFRA0_BUS_GTC_CLOCK_1_CLK_PARENT_BOARD_0_BUS_MCU_EXT
(5U)
#define TISCI_DEV_CBASS_INFRA0_BUS_GTC_CLOCK_1_CLK_PARENT_BOARD_0_BUS_EXT_REFO
(6U)
#define TISCI_DEV_CBASS_INFRA0_BUS_GTC_CLOCK_1_CLK_PARENT_WIZ8B2M4VSB_MAIN_0_BU
#define TISCI DEV CBASS INFRA0 BUS GTC CLOCK 1 CLK PARENT WIZ8B2M4VSB MAIN 1 BU
(8U)
#define TISCI DEV CBASS INFRAO BUS MAIN SYSCLKO 2 CLK (9U)
#define TISCI DEV CBASS INFRA0 BUS MAIN SYSCLK0 4 CLK (10U)
#define TISCI_DEV_STM0_BUS_CORE_CLK (0U)
#define TISCI_DEV_STM0_BUS_ATB_CLK (1U)
#define TISCI DEV STM0 BUS VBUSP CLK (2U)
#define TISCI_DEV_MCU_RTI1_BUS_RTI_CLK (0U)
#define TISCI_DEV_MCU_RTI1_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_
#define TISCI_DEV_MCU_RTI1_BUS_RTI_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT
#define TISCI_DEV_MCU_RTI1_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_
(3U)
```

```
#define TISCI DEV MCU RTI1 BUS RTI CLK PARENT MX WAKEUP GS80 WKUP 0 BUS WKUP
(4U)
#define TISCI DEV MCU RTI1 BUS VBUSP CLK (5U)
#define TISCI_DEV_RTI0_BUS_RTI_CLK (0U)
#define TISCI_DEV_RTI0_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_
(1U)
#define TISCI_DEV_RTI0_BUS_RTI_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT
(2U)
#define TISCI DEV RTIO BUS RTI CLK PARENT MX WAKEUP GS80 WKUP O BUS WKUP RCOS
#define TISCI DEV RTIO BUS RTI CLK PARENT MX WAKEUP GS80 WKUP O BUS WKUP RCOS
(4U)
#define TISCI DEV RTI0 BUS RTI CLK PARENT BOARD 0 HFOSC1 CLK (5U)
#define TISCI DEV RTI0 BUS RTI CLK PARENT BOARD 0 HFOSC1 CLK DUP0
(6U)
#define TISCI_DEV_RTI0_BUS_RTI_CLK_PARENT_BOARD_0_HFOSC1_CLK_DUP1
#define TISCI DEV RTI0 BUS RTI CLK PARENT BOARD 0 HFOSC1 CLK DUP2
(8U)
#define TISCI DEV RTIO BUS VBUSP CLK (9U)
#define TISCI_DEV_RTI3_BUS_RTI_CLK (0U)
#define TISCI_DEV_RTI3_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_
(1U)
#define TISCI_DEV_RTI3_BUS_RTI_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT
(2U)
#define TISCI DEV RTI3 BUS RTI CLK PARENT MX WAKEUP GS80 WKUP 0 BUS WKUP RCOS
#define TISCI_DEV_RTI3_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOS
(4U)
#define TISCI DEV RTI3 BUS RTI CLK PARENT BOARD 0 HFOSC1 CLK (5U)
#define TISCI_DEV_RTI3_BUS_RTI_CLK_PARENT_BOARD_0_HFOSC1_CLK_DUP0
(6U)
#define TISCI_DEV_RTI3_BUS_RTI_CLK_PARENT_BOARD_0_HFOSC1_CLK_DUP1
#define TISCI DEV RTI3 BUS RTI CLK PARENT BOARD 0 HFOSC1 CLK DUP2
(8U)
#define TISCI DEV RTI3 BUS VBUSP CLK (9U)
#define TISCI DEV RTI1 BUS RTI CLK (0U)
#define TISCI_DEV_RTI1_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_
(1U)
#define TISCI_DEV_RTI1_BUS_RTI_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT
(2U)
```

```
#define TISCI DEV RTI1 BUS RTI CLK PARENT MX WAKEUP GS80 WKUP 0 BUS WKUP RCOS
(3U)
#define TISCI DEV RTI1 BUS RTI CLK PARENT MX WAKEUP GS80 WKUP 0 BUS WKUP RCOS
(4U)
#define TISCI DEV RTI1 BUS RTI CLK PARENT BOARD 0 HFOSC1 CLK (5U)
#define TISCI_DEV_RTI1_BUS_RTI_CLK_PARENT_BOARD_0_HFOSC1_CLK_DUP0
#define TISCI DEV RTI1 BUS RTI CLK PARENT BOARD 0 HFOSC1 CLK DUP1
(7U)
#define TISCI DEV RTI1 BUS RTI CLK PARENT BOARD 0 HFOSC1 CLK DUP2
(8U)
#define TISCI DEV RTI1 BUS VBUSP CLK (9U)
#define TISCI_DEV_MCU_RTI0_BUS_RTI_CLK (0U)
\# define\ TISCI\_DEV\_MCU\_RTI0\_BUS\_RTI\_CLK\_PARENT\_MX\_WAKEUP\_GS80\_WKUP\_0\_BUS\_WKUP\_0
(1U)
#define TISCI_DEV_MCU_RTI0_BUS_RTI_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT
#define TISCI DEV MCU RTIO BUS RTI CLK PARENT MX WAKEUP GS80 WKUP O BUS WKUP
(3U)
#define TISCI_DEV_MCU_RTI0_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_
(4U)
#define TISCI_DEV_MCU_RTI0_BUS_VBUSP_CLK (5U)
#define TISCI_DEV_RTI2_BUS_RTI_CLK (0U)
#define TISCI_DEV_RTI2_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_
(1U)
#define TISCI DEV RTI2 BUS RTI CLK PARENT GLUELOGIC LFOSC CLK BUS OUT
#define TISCI_DEV_RTI2_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOS
#define TISCI_DEV_RTI2_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOS
(4U)
#define TISCI_DEV_RTI2_BUS_RTI_CLK_PARENT_BOARD_0_HFOSC1_CLK (5U)
#define TISCI_DEV_RTI2_BUS_RTI_CLK_PARENT_BOARD_0_HFOSC1_CLK_DUP0
#define TISCI DEV RTI2 BUS RTI CLK PARENT BOARD 0 HFOSC1 CLK DUP1
(7U)
#define TISCI DEV RTI2 BUS RTI CLK PARENT BOARD 0 HFOSC1 CLK DUP2
(8U)
#define TISCI_DEV_RTI2_BUS_VBUSP_CLK (9U)
#define TISCI DEV PSRAMECCO BUS CLK CLK (0U)
#define TISCI_DEV_EFUSE0_BUS_VBUSP_PLL_CLK_CLK (0U)
#define TISCI_DEV_EFUSE0_BUS_EFC1_CTL_FCLK (1U)
#define TISCI DEV EFUSE0 BUS EFC0 CTL FCLK (2U)
```

```
#define TISCI DEV MCASPO BUS AUX CLK (0U)
      TISCI_DEV_MCASP0_BUS_AUX_CLK_PARENT_BOARD_0_HFOSC1_CLK
(1U)
#define TISCI_DEV_MCASP0_BUS_AUX_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_0
(2U)
#define TISCI_DEV_MCASP0_BUS_AUX_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0
#define TISCI DEV MCASPO BUS AUX CLK PARENT ADPLLLJM HSDIV WRAP MAIN 2 BUS HSD
(4U)
#define TISCI DEV MCASP0 BUS AUX CLK PARENT CLOCKDIVIDER MCASP ARM1 PLL DIV BU
#define TISCI DEV MCASPO BUS AUX CLK PARENT BOARD 0 BUS EXT REFCLK1
#define TISCI DEV MCASPO BUS AUX CLK PARENT BOARD 0 HFOSC1 CLK DUP0
(7U)
#define TISCI DEV MCASPO BUS AUX CLK PARENT BOARD 0 HFOSC1 CLK DUP1
(8U)
#define TISCI DEV MCASPO BUS VBUSP CLK (9U)
#define TISCI_DEV_MCASP0_BUS_MCASP_AHCLKX_PIN (10U)
#define TISCI_DEV_MCASP0_BUS_MCASP_AHCLKR_PIN (11U)
#define TISCI_DEV_MCASP1_BUS_AUX_CLK (0U)
#define
     TISCI_DEV_MCASP1_BUS_AUX_CLK_PARENT_BOARD_0_HFOSC1_CLK
(1U)
#define TISCI_DEV_MCASP1_BUS_AUX_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_0
(2U)
#define TISCI DEV MCASP1 BUS AUX CLK PARENT BOARD 0 BUS MCU EXT REFCLK0
#define TISCI_DEV_MCASP1_BUS_AUX_CLK_PARENT_CLOCKDIVIDER_MCASP_ARM1_PLL_DIV_BU
(5U)
#define TISCI_DEV_MCASP1_BUS_AUX_CLK_PARENT_BOARD_0_BUS_EXT_REFCLK1
(6U)
#define TISCI DEV MCASP1 BUS AUX CLK PARENT BOARD 0 HFOSC1 CLK DUP0
#define TISCI DEV MCASP1 BUS AUX CLK PARENT BOARD 0 HFOSC1 CLK DUP1
(8U)
#define TISCI DEV MCASP1 BUS VBUSP CLK (9U)
#define TISCI_DEV_MCASP1_BUS_MCASP_AHCLKX_PIN (10U)
#define TISCI DEV MCASP1 BUS MCASP AHCLKR PIN (11U)
#define TISCI_DEV_MCASP2_BUS_AUX_CLK (0U)
#define
      TISCI_DEV_MCASP2_BUS_AUX_CLK_PARENT_BOARD_0_HFOSC1_CLK
(1U)
```

```
#define TISCI DEV MCASP2 BUS AUX CLK PARENT MX WAKEUP GS80 WKUP 0 BUS WKUP 0
(2U)
#define TISCI DEV MCASP2 BUS AUX CLK PARENT BOARD 0 BUS MCU EXT REFCLK0
(3U)
#define TISCI DEV MCASP2 BUS AUX CLK PARENT ADPLLLJM HSDIV WRAP MAIN 2 BUS HSD
(4U)
#define TISCI_DEV_MCASP2_BUS_AUX_CLK_PARENT_CLOCKDIVIDER_MCASP_ARM1_PLL_DIV_BU
(5U)
#define TISCI DEV MCASP2 BUS AUX CLK PARENT BOARD 0 BUS EXT REFCLK1
(6U)
#define TISCI_DEV_MCASP2_BUS_AUX_CLK_PARENT_BOARD_0_HFOSC1_CLK_DUP0
(7U)
#define TISCI_DEV_MCASP2_BUS_AUX_CLK_PARENT_BOARD_0_HFOSC1_CLK_DUP1
#define TISCI_DEV_MCASP2_BUS_VBUSP_CLK (9U)
#define TISCI DEV MCASP2 BUS MCASP AHCLKX PIN (10U)
#define TISCI_DEV_MCASP2_BUS_MCASP_AHCLKR_PIN (11U)
#define TISCI DEV MCU ARMSSO BUS INTERFACEO CLK (0U)
#define TISCI DEV MCU ARMSSO BUS CPU0 CLK (1U)
#define TISCI_DEV_MCU_ARMSS0_BUS_CPU0_CLK_PARENT_K3_PLL_CTRL_WRAP_WKUP_0_BUS_
#define TISCI DEV MCU ARMSSO BUS CPUO CLK PARENT K3 PLL CTRL WRAP WKUP 0 BUS
(3U)
#define TISCI_DEV_MCU_ARMSS0_BUS_INTERFACE1_CLK (4U)
#define TISCI DEV MCU ARMSSO BUS INTERFACEO PHASE (5U)
#define TISCI_DEV_MCU_ARMSS0_BUS_INTERFACE0_PHASE_PARENT_K3_PLL_CTRL_WRAP_WKU
(6U)
#define TISCI DEV MCU ARMSSO BUS INTERFACE1 PHASE (7U)
#define TISCI DEV MCU ARMSSO BUS INTERFACE1 PHASE PARENT K3 PLL CTRL WRAP WKU
(8U)
#define TISCI DEV MCU ARMSSO BUS CPU1 CLK (9U)
#define TISCI_DEV_MCU_ARMSS0_BUS_CPU1_CLK_PARENT_K3_PLL_CTRL_WRAP_WKUP_0_BUS_
(10U)
#define TISCI_DEV_MCU_ARMSS0_BUS_CPU1_CLK_PARENT_K3_PLL_CTRL_WRAP_WKUP_0_BUS_
(11U)
#define TISCI DEV CCDEBUGSSO BUS ATB1 CLK (0U)
#define TISCI_DEV_CCDEBUGSS0_BUS_ATB0_CLK (1U)
#define TISCI DEV CCDEBUGSSO BUS SYS CLK (2U)
#define TISCI_DEV_CCDEBUGSS0_BUS_DBG_CLK (3U)
#define TISCI DEV CCDEBUGSSO BUS CFG CLK (4U)
#define TISCI_DEV_WKUP_CTRL_MMR0_BUS_VBUSP_CLK (0U)
#define TISCI_DEV_MCU_CBASS_FW0_BUS_MCU_SYSCLK0_4_CLK (0U)
```

```
#define TISCI DEV MCU CBASS FW0 BUS MCU SYSCLK0 2 CLK (1U)
#define TISCI_DEV_MCU_CPSW0_BUS_GMII1_MR_CLK (0U)
#define TISCI DEV MCU CPSW0 BUS RGMII MHZ 250 CLK (1U)
#define TISCI_DEV_MCU_CPSW0_BUS_CPTS_RFT_CLK (2U)
#define TISCI DEV MCU CPSW0 BUS GMII1 MT CLK (3U)
#define TISCI_DEV_MCU_CPSW0_BUS_RGMII_MHZ_5_CLK (4U)
#define TISCI_DEV_MCU_CPSW0_BUS_RGMII_MHZ_50_CLK (5U)
#define TISCI DEV MCU CPSW0 BUS RMII MHZ 50 CLK (6U)
#define TISCI_DEV_MCU_CPSW0_BUS_RMII_MHZ_50_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_
#define TISCI DEV MCU CPSW0 BUS RMII MHZ 50 CLK PARENT BOARD 0 BUS MCU RMII1 F
(8U)
#define TISCI DEV MCU CPSW0 BUS GMII RFT CLK (9U)
#define TISCI_DEV_MCU_CPSW0_BUS_CPPI_CLK_CLK (10U)
#define TISCI_DEV_MCU_CPSW0_BUS_CPTS_GENF0_0 (11U)
#define TISCI_DEV_SERDES0_BUS_IP3_LN0_TXRCLK (0U)
#define TISCI DEV SERDESO BUS REFCLKPP (1U)
#define TISCI_DEV_SERDES0_BUS_CLK (2U)
#define TISCI_DEV_SERDES0_BUS_IP2_LN0_TXRCLK (3U)
#define TISCI_DEV_SERDES0_BUS_LI_REFCLK (4U)
#define TISCI_DEV_SERDES0_BUS_LI_REFCLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP
#define TISCI_DEV_SERDES0_BUS_LI_REFCLK_PARENT_BOARD_0_HFOSC1_CLK
(6U)
#define TISCI_DEV_SERDES0_BUS_LI_REFCLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_0
#define TISCI_DEV_SERDES0_BUS_LI_REFCLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_I
(8U)
#define TISCI_DEV_SERDES0_BUS_REFCLKPN (9U)
#define TISCI DEV SERDESO BUS LNO TXCLK (10U)
#define TISCI DEV SERDESO BUS LNO RXCLK (11U)
#define TISCI DEV SERDES1 BUS IP3 LN0 TXRCLK (0U)
#define TISCI_DEV_SERDES1_BUS_REFCLKPP (1U)
#define TISCI_DEV_SERDES1_BUS_CLK (2U)
#define TISCI_DEV_SERDES1_BUS_IP1_LN0_TXRCLK (3U)
#define TISCI_DEV_SERDES1_BUS_IP2_LN0_TXRCLK (4U)
#define TISCI_DEV_SERDES1_BUS_RI_REFCLK (5U)
#define TISCI_DEV_SERDES1_BUS_RI_REFCLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUF
#define TISCI_DEV_SERDES1_BUS_RI_REFCLK_PARENT_BOARD_0_HFOSC1_CLK
(7U)
```

```
#define TISCI DEV SERDES1 BUS RI REFCLK PARENT ADPLLLJM HSDIV WRAP MAIN 0 BUS 0
(8U)
#define TISCI DEV SERDES1 BUS RI REFCLK PARENT ADPLLLJM HSDIV WRAP MAIN 0 BUS 1
(9U)
#define TISCI_DEV_SERDES1_BUS_REFCLKPN (10U)
#define TISCI_DEV_SERDES1_BUS_LN0_TXCLK (11U)
#define TISCI_DEV_SERDES1_BUS_LN0_RXCLK (12U)
#define TISCI_DEV_OLDI_TX_CORE_MAIN_0_BUS_OLDI_PLL_CLK (0U)
#define TISCI DEV OLDI TX CORE MAIN 0 BUS OLDI 0 FWD P CLK BUS IN1 CLOCKDIVIDEF
(1U)
#define TISCI_DEV_OLDI_TX_CORE_MAIN_0_BUS_OLDI_0_FWD_P_CLK_BUS_IN0_CLOCKDIVIDEF
#define TISCI_DEV_MCU_ADC1_BUS_VBUS_CLK (0U)
#define TISCI DEV MCU ADC1 BUS SYS CLK (1U)
#define TISCI_DEV_MCU_ADC1_BUS_ADC_CLK (2U)
#define TISCI_DEV_MCU_ADC1_BUS_ADC_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKU
(3U)
#define TISCI_DEV_MCU_ADC1_BUS_ADC_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_0_BUS_HS
(4U)
#define TISCI DEV MCU ADC1 BUS ADC CLK PARENT ADPLLM HSDIV WRAP MCU 1 BUS HS
(5U)
#define TISCI_DEV_MCU_ADC1_BUS_ADC_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0
#define TISCI_DEV_MCU_ADC0_BUS_VBUS_CLK (0U)
#define TISCI_DEV_MCU_ADC0_BUS_SYS_CLK (1U)
#define TISCI_DEV_MCU_ADC0_BUS_ADC_CLK (2U)
#define TISCI DEV MCU ADCO BUS ADC CLK PARENT MX WAKEUP GS80 WKUP 0 BUS WKU
(3U)
#define TISCI DEV MCU ADCO BUS ADC CLK PARENT ADPLLM HSDIV WRAP MCU 0 BUS HS
(4U)
#define TISCI_DEV_MCU_ADC0_BUS_ADC_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HS
#define TISCI_DEV_MCU_ADC0_BUS_ADC_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0
(6U)
#define TISCI DEV WKUP DMSC0 BUS FUNC 32K RT CLK (0U)
#define TISCI DEV WKUP DMSC0 BUS FUNC MOSC CLK (1U)
#define TISCI_DEV_WKUP_DMSC0_BUS_VBUS_CLK (2U)
#define TISCI DEV WKUP DMSCO BUS FUNC 32K RC CLK (3U)
#define TISCI DEV WKUP DMSCO BUS SEC EFC FCLK (4U)
#define TISCI_DEV_WKUP_DMSC0_BUS_DAP_CLK (5U)
#define TISCI_DEV_WKUP_DMSC0_BUS_EXT_CLK (6U)
#define TISCI_DEV_MCU_PLL_MMR0_BUS_VBUSP_CLK (0U)
```

```
#define TISCI DEV MCU SEC MMR0 BUS VBUSP CLK (0U)
#define TISCI_DEV_GIC0_BUS_VCLK_CLK (0U)
#define TISCI DEV MCU DEBUGSSO BUS ATB1 CLK (0U)
#define TISCI_DEV_MCU_DEBUGSS0_BUS_ATB0_CLK (1U)
#define TISCI DEV MCU DEBUGSSO BUS SYS CLK (2U)
#define TISCI_DEV_MCU_DEBUGSS0_BUS_CFG_CLK (3U)
#define TISCI_DEV_MCU_DEBUGSS0_BUS_ATB2_CLK (4U)
#define TISCI DEV MCU DEBUGSSO BUS DBG CLK (5U)
#define TISCI_DEV_MCU_DEBUGSS0_BUS_ATB3_CLK (6U)
#define TISCI_DEV_EQEP0_BUS_VBUS_CLK (0U)
#define TISCI_DEV_EQEP2_BUS_VBUS_CLK (0U)
#define TISCI DEV EQEP1 BUS VBUS CLK (0U)
#define TISCI DEV WKUP GPIO0 BUS MMR CLK (0U)
#define TISCI_DEV_WKUP_GPIO0_BUS_MMR_CLK_PARENT_K3_PLL_CTRL_WRAP_WKUP_0_BUS_
#define TISCI_DEV_WKUP_GPIO0_BUS_MMR_CLK_PARENT_K3_PLL_CTRL_WRAP_WKUP_0_BUS_
(2U)
#define TISCI_DEV_WKUP_GPIO0_BUS_MMR_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_W
(3U)
#define TISCI DEV WKUP GPIO0 BUS MMR CLK PARENT MX WAKEUP GS80 WKUP 0 BUS W
(4U)
#define TISCI DEV GPIO0 BUS MMR CLK (0U)
#define TISCI DEV GPIO1 BUS MMR CLK (0U)
#define TISCI DEV COMPUTE CLUSTER MSMC0 BUS TB SOC VBUSP DMSC CLK
(0U)
#define TISCI DEV COMPUTE CLUSTER MSMC0 BUS TB SOC VBUSP DBG CLK
(1U)
#define TISCI_DEV_COMPUTE_CLUSTER_MSMC0_BUS_MSMC_CLK (2U)
#define TISCI_DEV_COMPUTE_CLUSTER_MSMC0_BUS_TB_SOC_VBUSP_CFG_CLK
(3U)
#define TISCI DEV COMPUTE CLUSTER MSMC0 BUS TB SOC GIC CLK (4U)
#define TISCI DEV COMPUTE CLUSTER CPAC0 BUS ARMO CLK (0U)
#define TISCI DEV COMPUTE CLUSTER CPAC1 BUS ARM1 CLK (0U)
#define TISCI_DEV_COMPUTE_CLUSTER_A53_0_BUS_ARM0_CLK (0U)
#define TISCI DEV COMPUTE CLUSTER A53 1 BUS ARMO CLK (0U)
#define TISCI_DEV_COMPUTE_CLUSTER_A53_2_BUS_ARM1_CLK (0U)
#define TISCI_DEV_COMPUTE_CLUSTER_A53_3_BUS_ARM1_CLK (0U)
#define TISCI_DEV_WKUP_CBASS0_BUS_WKUP_MCU_PLL_OUT_2_CLK (0U)
#define TISCI_DEV_WKUP_CBASS0_BUS_WKUP_MCU_PLL_OUT_4_CLK (1U)
#define TISCI_DEV_MCU_ROM0_BUS_CLK_CLK (0U)
```

```
#define TISCI DEV K3 ARM ATB FUNNEL 3 32 MCU 0 BUS DBG CLK (0U)
#define TISCI_DEV_ESM0_BUS_CLK (0U)
#define TISCI DEV PRU ICSSG2 BUS RGMII MHZ 5 CLK (0U)
#define TISCI_DEV_PRU_ICSSG2_BUS_WIZ1_TX_SLV_CLK (1U)
#define TISCI DEV PRU ICSSG2 BUS WIZO RX SLV CLK (2U)
#define TISCI_DEV_PRU_ICSSG2_BUS_VCLK_CLK (3U)
#define TISCI_DEV_PRU_ICSSG2_BUS_UCLK_CLK (4U)
#define TISCI DEV PRU ICSSG2 BUS WIZO TX SLV CLK (5U)
#define TISCI_DEV_PRU_ICSSG2_BUS_WIZ1_RX_SLV_CLK (6U)
#define TISCI_DEV_PRU_ICSSG2_BUS_PR1_RGMII1_RXC_I (7U)
#define TISCI_DEV_PRU_ICSSG2_BUS_RGMII_MHZ_250_CLK (8U)
#define TISCI DEV PRU ICSSG2 BUS RGMII MHZ 50 CLK (9U)
#define TISCI DEV PRU ICSSG2 BUS IEP CLK (10U)
#define TISCI_DEV_PRU_ICSSG2_BUS_IEP_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HS
(11U)
#define TISCI_DEV_PRU_ICSSG2_BUS_IEP_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_
(12U)
#define TISCI_DEV_PRU_ICSSG2_BUS_IEP_CLK_PARENT_BOARD_0_BUS_MCU_CPTS_RFT_CLK
(13U)
#define TISCI DEV PRU ICSSG2 BUS IEP CLK PARENT BOARD 0 BUS CPTS RFT CLK
(14U)
#define TISCI DEV PRU ICSSG2 BUS IEP CLK PARENT BOARD 0 BUS MCU EXT REFCLK0
(15U)
#define TISCI DEV PRU ICSSG2 BUS IEP CLK PARENT BOARD 0 BUS EXT REFCLK1
(16U)
#define TISCI_DEV_PRU_ICSSG2_BUS_IEP_CLK_PARENT_WIZ8B2M4VSB_MAIN_0_BUS_LN0_TXCLK
(17U)
#define TISCI DEV PRU ICSSG2 BUS IEP CLK PARENT WIZ8B2M4VSB MAIN 1 BUS LN0 TXCLK
(18U)
#define TISCI DEV PRU ICSSG2 BUS CORE CLK (19U)
#define TISCI_DEV_PRU_ICSSG2_BUS_CORE_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_BU
(20U)
#define TISCI_DEV_PRU_ICSSG2_BUS_CORE_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_1
(21U)
#define TISCI_DEV_PRU_ICSSG2_BUS_PR1_RGMII0_RXC_I (22U)
#define TISCI_DEV_PRU_ICSSG2_BUS_PR1_RGMII1_TXC_I (23U)
#define TISCI_DEV_PRU_ICSSG2_BUS_PR1_RGMII0_TXC_I (24U)
#define TISCI DEV PRU ICSSGO BUS RGMII MHZ 5 CLK (0U)
#define TISCI DEV PRU ICSSGO BUS WIZ1 TX SLV CLK (1U)
#define TISCI DEV PRU ICSSGO BUS WIZO RX SLV CLK (2U)
#define TISCI DEV PRU ICSSGO BUS VCLK CLK (3U)
```

```
#define TISCI DEV PRU ICSSGO BUS UCLK CLK (4U)
#define TISCI_DEV_PRU_ICSSG0_BUS_WIZ0_TX_SLV_CLK (5U)
#define TISCI DEV PRU ICSSG0 BUS WIZ1 RX SLV CLK (6U)
#define TISCI_DEV_PRU_ICSSG0_BUS_PR1_RGMII1_RXC_I (7U)
#define TISCI DEV PRU ICSSGO BUS RGMII MHZ 250 CLK (8U)
#define TISCI_DEV_PRU_ICSSG0_BUS_RGMII_MHZ_50_CLK (9U)
#define TISCI_DEV_PRU_ICSSG0_BUS_IEP_CLK (10U)
#define TISCI DEV PRU ICSSGO BUS IEP CLK PARENT ADPLLM HSDIV WRAP MCU 1 BUS HS
(11U)
#define TISCI DEV PRU ICSSG0 BUS IEP CLK PARENT ADPLLLJM HSDIV WRAP MAIN 0 BUS
(12U)
#define TISCI DEV PRU ICSSG0 BUS IEP CLK PARENT BOARD 0 BUS MCU CPTS RFT CLK
(13U)
#define TISCI_DEV_PRU_ICSSG0_BUS_IEP_CLK_PARENT_BOARD_0_BUS_CPTS_RFT_CLK
(14U)
#define TISCI_DEV_PRU_ICSSG0_BUS_IEP_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0
(15U)
#define TISCI_DEV_PRU_ICSSG0_BUS_IEP_CLK_PARENT_BOARD_0_BUS_EXT_REFCLK1
(16U)
#define TISCI DEV PRU ICSSG0 BUS IEP CLK PARENT WIZ8B2M4VSB MAIN 0 BUS LN0 TXCLK
(17U)
#define TISCI_DEV_PRU_ICSSG0_BUS_IEP_CLK_PARENT_WIZ8B2M4VSB_MAIN_1_BUS_LN0_TXCLK
#define TISCI_DEV_PRU_ICSSG0_BUS_CORE_CLK (19U)
#define TISCI_DEV_PRU_ICSSG0_BUS_CORE_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_BU
(20U)
#define TISCI DEV PRU ICSSG0 BUS CORE CLK PARENT ADPLLM HSDIV WRAP MCU 1 BUS
(21U)
#define TISCI_DEV_PRU_ICSSG0_BUS_PR1_RGMII0_RXC_I (22U)
#define TISCI DEV PRU ICSSGO BUS PR1 RGMII1 TXC I (23U)
#define TISCI DEV PRU ICSSGO BUS PR1 RGMIIO TXC I (24U)
#define TISCI_DEV_PRU_ICSSG0_BUS_WIZ1_TX_MST_CLK (25U)
#define TISCI_DEV_PRU_ICSSG0_BUS_WIZ0_TX_MST_CLK (26U)
#define TISCI_DEV_PRU_ICSSG1_BUS_RGMII_MHZ_5_CLK (0U)
#define TISCI_DEV_PRU_ICSSG1_BUS_WIZ1_TX_SLV_CLK (1U)
#define TISCI_DEV_PRU_ICSSG1_BUS_WIZ0_RX_SLV_CLK (2U)
#define TISCI_DEV_PRU_ICSSG1_BUS_VCLK_CLK (3U)
#define TISCI DEV PRU ICSSG1 BUS UCLK CLK (4U)
#define TISCI DEV PRU ICSSG1 BUS WIZO TX SLV CLK (5U)
#define TISCI_DEV_PRU_ICSSG1_BUS_WIZ1_RX_SLV_CLK (6U)
#define TISCI_DEV_PRU_ICSSG1_BUS_PR1_RGMII1_RXC_I (7U)
```

```
#define TISCI DEV PRU ICSSG1 BUS RGMII MHZ 250 CLK (8U)
#define TISCI_DEV_PRU_ICSSG1_BUS_RGMII_MHZ_50_CLK (9U)
#define TISCI DEV PRU ICSSG1 BUS IEP CLK (10U)
#define TISCI_DEV_PRU_ICSSG1_BUS_IEP_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HS
(11U)
#define TISCI_DEV_PRU_ICSSG1_BUS_IEP_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_
(12U)
#define TISCI_DEV_PRU_ICSSG1_BUS_IEP_CLK_PARENT_BOARD_0_BUS_MCU_CPTS_RFT_CLK
(13U)
#define TISCI DEV PRU ICSSG1 BUS IEP CLK PARENT BOARD 0 BUS CPTS RFT CLK
(14U)
#define TISCI DEV PRU ICSSG1 BUS IEP CLK PARENT BOARD 0 BUS MCU EXT REFCLK0
(15U)
#define TISCI DEV PRU ICSSG1 BUS IEP CLK PARENT BOARD 0 BUS EXT REFCLK1
(16U)
#define TISCI_DEV_PRU_ICSSG1_BUS_IEP_CLK_PARENT_WIZ8B2M4VSB_MAIN_0_BUS_LN0_TXCLK
(17U)
#define TISCI DEV PRU ICSSG1 BUS IEP CLK PARENT WIZ8B2M4VSB MAIN 1 BUS LN0 TXCLK
(18U)
#define TISCI DEV PRU ICSSG1 BUS CORE CLK (19U)
#define TISCI_DEV_PRU_ICSSG1_BUS_CORE_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_BU
(20U)
#define TISCI_DEV_PRU_ICSSG1_BUS_CORE_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_
(21U)
#define TISCI DEV PRU ICSSG1 BUS PR1 RGMII0 RXC I (22U)
#define TISCI DEV PRU ICSSG1 BUS PR1 RGMII1 TXC I (23U)
#define TISCI DEV PRU ICSSG1 BUS PR1 RGMII0 TXC I (24U)
#define TISCI DEV MCU ESM0 BUS CLK (0U)
#define TISCI_DEV_ECAPO_BUS_VBUS_CLK (0U)
#define TISCI DEV WKUP ESM0 BUS CLK (0U)
#define TISCI DEV MCU EFUSEO BUS VBUSP CLK CLK (0U)
#define TISCI_DEV_MCU_EFUSE0_BUS_EFC3_CTL_FCLK (1U)
#define TISCI_DEV_MCU_EFUSE0_BUS_EFC0_CTL_FCLK (2U)
#define TISCI_DEV_MCU_EFUSE0_BUS_EFC1_CTL_FCLK (3U)
#define TISCI_DEV_MCU_EFUSE0_BUS_EFC2_CTL_FCLK (4U)
#define TISCI_DEV_MCU_CTRL_MMR0_BUS_VBUSP_CLK (0U)
#define TISCI_DEV_PSC0_BUS_CLK (0U)
#define TISCI DEV PSC0 BUS SLOW CLK (1U)
#define TISCI DEV CTRL MMR0 BUS VBUSP CLK (0U)
#define TISCI DEV MCU MCANO BUS MCANSS CCLK CLK (0U)
```

```
#define TISCI DEV MCU MCANO BUS MCANSS CCLK CLK PARENT ADPLLM HSDIV WRAP MCV
(1U)
#define TISCI DEV MCU MCANO BUS MCANSS CCLK CLK PARENT ADPLLM HSDIV WRAP MCV
(2U)
#define TISCI DEV MCU MCANO BUS MCANSS CCLK CLK PARENT ADPLLM HSDIV WRAP MCV
(3U)
#define TISCI_DEV_MCU_MCAN0_BUS_MCANSS_CCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_
(4U)
#define TISCI DEV MCU MCANO BUS MCANSS HCLK CLK (5U)
#define TISCI DEV MCU MCAN1 BUS MCANSS CCLK CLK (0U)
#define TISCI DEV MCU MCAN1 BUS MCANSS CCLK CLK PARENT ADPLLM HSDIV WRAP MCV
(1U)
#define TISCI_DEV_MCU_MCAN1_BUS_MCANSS_CCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU
#define TISCI_DEV_MCU_MCAN1_BUS_MCANSS_CCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU
#define TISCI_DEV_MCU_MCAN1_BUS_MCANSS_CCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_
#define TISCI DEV MCU MCAN1 BUS MCANSS HCLK CLK (5U)
#define TISCI_DEV_DDRSS0_BUS_DDRSS_VBUS_CLK (0U)
#define TISCI_DEV_DDRSS0_BUS_DDRSS_BYP_4X_CLK (1U)
#define TISCI_DEV_DDRSS0_BUS_DDRSS_CTL_CLK_BUS_IN1_ADPLLLJM_WRAP_MAIN_3_BUS_CLI
(2U)
#define TISCI_DEV_DDRSS0_BUS_DDRSS_TCLK (3U)
#define TISCI_DEV_DDRSS0_BUS_DDRSS_PHY_CTL_CLK_BUS_IN1_ADPLLLJM_WRAP_MAIN_3_BU
(4U)
#define TISCI DEV DDRSS0 BUS DDRSS PHY CTL CLK BUS INO ADPLLLJM WRAP MAIN 3 BU
(5U)
#define TISCI DEV DDRSSO BUS DDRSS CFG CLK (6U)
#define TISCI_DEV_DDRSS0_BUS_DDRSS_CTL_CLK_BUS_IN0_ADPLLLJM_WRAP_MAIN_3_BUS_CLI
(7U)
#define TISCI_DEV_DDRSS0_BUS_DDRSS_BYP_CLK_BUS_IN1_ADPLLLJM_WRAP_MAIN_3_BUS_CL
(8U)
#define TISCI_DEV_DDRSS0_BUS_DDRSS_BYP_CLK_BUS_IN0_ADPLLLJM_WRAP_MAIN_3_BUS_CL
(9U)
#define TISCI DEV MCU NAVSSO BUS UDMASS VD2CLK (0U)
#define TISCI DEV MCU NAVSSO BUS CPSWOCLK (1U)
#define TISCI DEV MCU NAVSSO BUS MODSS VD2CLK (2U)
#define TISCI_DEV_MCU_NAVSS0_BUS_PDMA_MCU1CLK (3U)
#define TISCI_DEV_MCU_FSS0_BUS_HPB_CLKX1_INV_CLK (0U)
#define TISCI_DEV_MCU_FSS0_BUS_VBUS_CLK (1U)
#define TISCI_DEV_MCU_FSS0_BUS_OSPI1_ICLK_CLK (2U)
```

```
#define TISCI DEV MCU FSS0 BUS OSPI1 ICLK CLK PARENT BOARD 0 BUS MCU OSPI1DQS
(3U)
#define TISCI DEV MCU FSS0 BUS OSPI1 ICLK CLK PARENT FSS MCU 0 BUS OSPI1 OCLK CI
(4U)
#define TISCI DEV MCU FSS0 BUS OSPI0 RCLK CLK (5U)
#define TISCI_DEV_MCU_FSS0_BUS_OSPI0_RCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_0_1
#define TISCI DEV MCU FSS0 BUS OSPI0 RCLK CLK PARENT ADPLLM HSDIV WRAP MCU 1 I
(7U)
#define TISCI_DEV_MCU_FSS0_BUS_HPB_CLKX2_CLK (8U)
#define TISCI DEV MCU FSS0 BUS HPB CLKX2 INV CLK (9U)
#define TISCI DEV MCU FSS0 BUS OSPI0 ICLK CLK (10U)
#define TISCI_DEV_MCU_FSS0_BUS_OSPI0_ICLK_CLK_PARENT_BOARD_0_BUS_MCU_OSPI0DQS
#define TISCI_DEV_MCU_FSS0_BUS_OSPI0_ICLK_CLK_PARENT_FSS_MCU_0_BUS_OSPI0_OCLK_CI
(12U)
#define TISCI DEV MCU FSS0 BUS HPB CLKX1 CLK (13U)
#define TISCI DEV MCU FSS0 BUS OSPI0 DQS CLK (14U)
#define TISCI_DEV_MCU_FSS0_BUS_OSPI1_DQS_CLK (15U)
#define TISCI DEV MCU FSS0 BUS OSPI1 RCLK CLK (16U)
#define TISCI_DEV_MCU_FSS0_BUS_OSPI1_RCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_0_1
(17U)
#define TISCI_DEV_MCU_FSS0_BUS_OSPI1_RCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_1
(18U)
#define TISCI_DEV_MCU_FSS0_BUS_OSPI0_OCLK_CLK (19U)
#define TISCI_DEV_MCU_FSS0_BUS_OSPI1_OCLK_CLK (20U)
#define TISCI DEV DFTSS0 BUS VBUSP CLK CLK (0U)
#define TISCI_DEV_WKUP_GPIOMUX_INTRTR0_BUS_INTR_CLK (0U)
#define TISCI DEV GPIOMUX INTRTRO BUS INTR CLK (0U)
#define TISCI DEV MAIN2MCU LVL INTRTRO BUS INTR CLK (0U)
#define TISCI DEV MAIN2MCU PLS INTRTRO BUS INTR CLK (0U)
#define TISCI_DEV_GPU0_BUS_MEM_CLK (0U)
#define TISCI_DEV_GPU0_BUS_HYD_CORE_CLK (1U)
#define TISCI DEV GPU0 BUS SGX CORE CLK (2U)
#define TISCI_DEV_GPU0_BUS_SYS_CLK (3U)
#define TISCI_DEV_PDMA_DEBUG0_BUS_VCLK (0U)
#define TISCI_DEV_PDMA0_BUS_VCLK (0U)
#define TISCI_DEV_PDMA1_BUS_VCLK (0U)
#define TISCI DEV MCU PDMA0 BUS VCLK (0U)
#define TISCI DEV MCU PDMA1 BUS VCLK (0U)
#define TISCI DEV MCU MSRAMO BUS CCLK CLK (0U)
```

```
#define TISCI DEV MCU MSRAMO BUS VCLK CLK (1U)
#define TISCI_DEV_CMPEVENT_INTRTR0_BUS_INTR_CLK (0U)
#define TISCI DEV DEBUGSUSPENDRTRO BUS INTR CLK (0U)
#define TISCI_DEV_TIMESYNC_INTRTR0_BUS_INTR_CLK (0U)
#define TISCI DEV CBASS DEBUGO BUS MAIN SYSCLKO 2 CLK (0U)
#define TISCI DEV CBASS DEBUGO BUS MAIN SYSCLKO 4 CLK (1U)
#define TISCI_DEV_CBASS_FW0_BUS_MAIN_SYSCLK0_2_CLK (0U)
#define TISCI DEV CBASS FW0 BUS MAIN SYSCLK0 4 CLK (1U)
#define TISCI_DEV_MCU_CBASS_DEBUG0_BUS_MCU_SYSCLK0_2_CLK (0U)
        {\tt TISCI\_DEV\_WKUP\_CBASS\_FW0\_BUS\_WKUP\_MCU\_PLL\_OUT\_2\_CLK}
#define
(0U)
#define TISCI DEV PCIE0 BUS PCIE CPTS RCLK CLK BUS IN5 BOARD 0 BUS EXT REFCLK1
(0U)
#define TISCI DEV PCIE0 BUS PCIE CBA CLK (1U)
#define TISCI_DEV_PCIE0_BUS_PCIE_CPTS_RCLK_CLK_BUS_IN3_BOARD_0_BUS_CPTS_RFT_CLK
(2U)
#define TISCI DEV PCIE0 BUS PCIE TXI0 CLK (3U)
#define TISCI_DEV_PCIE0_BUS_PCIE_CPTS_RCLK_CLK_BUS_IN1_ADPLLLJM_HSDIV_WRAP_MAIN
(4U)
#define TISCI DEV PCIE0 BUS PCIE CPTS RCLK CLK BUS INO ADPLLM HSDIV WRAP MCU 1
(5U)
#define TISCI DEV PCIE0 BUS PCIE CPTS RCLK CLK BUS IN4 BOARD 0 BUS MCU EXT REFO
#define TISCI_DEV_PCIE0_BUS_PCIE_CPTS_RCLK_CLK_BUS_IN2_BOARD_0_BUS_MCU_CPTS_RFT
(7U)
#define TISCI DEV PCIE0 BUS PCIE TXR1 CLK (8U)
#define TISCI_DEV_PCIE0_BUS_PCIE_TXR0_CLK (9U)
#define TISCI_DEV_PCIE1_BUS_PCIE_CPTS_RCLK_CLK_BUS_IN5_BOARD_0_BUS_EXT_REFCLK1
(0U)
#define TISCI DEV PCIE1 BUS PCIE CBA CLK (1U)
#define TISCI_DEV_PCIE1_BUS_PCIE_CPTS_RCLK_CLK_BUS_IN3_BOARD_0_BUS_CPTS_RFT_CLK
(2U)
#define TISCI_DEV_PCIE1_BUS_PCIE_TXI0_CLK (3U)
#define TISCI_DEV_PCIE1_BUS_PCIE_CPTS_RCLK_CLK_BUS_IN1_ADPLLLJM_HSDIV_WRAP_MAIN
(4U)
#define TISCI_DEV_PCIE1_BUS_PCIE_CPTS_RCLK_CLK_BUS_IN0_ADPLLM_HSDIV_WRAP_MCU_1_
#define TISCI DEV PCIE1 BUS PCIE CPTS RCLK CLK BUS IN4 BOARD 0 BUS MCU EXT REFO
#define TISCI DEV PCIE1 BUS PCIE CPTS RCLK CLK BUS IN2 BOARD 0 BUS MCU CPTS RFT
(7U)
```

#define TISCI\_DEV\_PCIE1\_BUS\_PCIE\_TXR0\_CLK (8U)

```
#define TISCI DEV GTC0 BUS VBUSP CLK (0U)
#define TISCI_DEV_GTC0_BUS_VBUSP_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV
(1U)
#define TISCI_DEV_GTC0_BUS_VBUSP_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSI
(2U)
#define TISCI_DEV_GTC0_BUS_VBUSP_CLK_PARENT_BOARD_0_BUS_MCU_CPTS_RFT_CLK
(3U)
#define TISCI DEV GTC0 BUS VBUSP CLK PARENT BOARD 0 BUS CPTS RFT CLK
(4U)
#define TISCI_DEV_GTC0_BUS_VBUSP_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0
(5U)
#define TISCI DEV GTC0 BUS VBUSP CLK PARENT BOARD 0 BUS EXT REFCLK1
(6U)
#define TISCI_DEV_GTC0_BUS_VBUSP_CLK_PARENT_WIZ8B2M4VSB_MAIN_0_BUS_LN0_TXCLK
(7U)
#define TISCI DEV GTC0 BUS VBUSP CLK PARENT WIZ8B2M4VSB MAIN 1 BUS LN0 TXCLK
(8U)
#define TISCI DEV WKUP VTM0 BUS FIX REF CLK (0U)
#define TISCI_DEV_WKUP_VTM0_BUS_VBUSP_CLK (1U)
#define TISCI_DEV_MMCSD0_BUS_EMMCSDSS_VBUS_CLK (0U)
#define TISCI_DEV_MMCSD0_BUS_EMMCSDSS_XIN_CLK (1U)
#define TISCI DEV MCU ECC AGGRO BUS AGGR CLK (0U)
#define TISCI_DEV_ECC_AGGR1_BUS_AGGR_CLK (0U)
#define TISCI_DEV_ECC_AGGR2_BUS_AGGR_CLK (0U)
#define TISCI_DEV_MCU_ECC_AGGR1_BUS_AGGR_CLK (0U)
#define TISCI_DEV_WKUP_ECC_AGGR0_BUS_AGGR_CLK (0U)
#define TISCI DEV ECC AGGRO BUS AGGR CLK (0U)
#define TISCI DEV MCU PSRAMO BUS CLK CLK (0U)
#define TISCI DEV GS80PRG SOC WRAP WKUP 0 BUS OSC CLK (0U)
#define TISCI DEV GS80PRG SOC WRAP WKUP 0 BUS CLK (1U)
#define TISCI DEV GS80PRG MCU WRAP WKUP 0 BUS OSC CLK (0U)
#define TISCI_DEV_GS80PRG_MCU_WRAP_WKUP_0_BUS_CLK (1U)
#define TISCI_DEV_MCU_CBASS0_BUS_MCU_SYSCLK0_8_CLK (0U)
#define TISCI DEV MCU CBASSO BUS MCU SYSCLKO 4 CLK (1U)
#define TISCI DEV MCU CBASSO BUS MCU SYSCLKO 2 CLK (2U)
#define TISCI_DEV_MX_EFUSE_MAIN_CHAIN_MAIN_0_BUS_UNDEFINEDCHAIN1_FCLK
(0U)
#define TISCI_DEV_MX_EFUSE_MAIN_CHAIN_MAIN_0_BUS_UNDEFINEDCHAIN0_FCLK
#define TISCI DEV MX EFUSE MCU CHAIN MCU 0 BUS UNDEFINEDCHAIN1 FCLK
(0U)
```

```
#define TISCI DEV MX EFUSE MCU CHAIN MCU 0 BUS UNDEFINEDCHAIN0 FCLK
(1U)
#define TISCI DEV MX EFUSE MCU CHAIN MCU 0 BUS UNDEFINEDCHAIN2 FCLK
(2U)
#define TISCI DEV BOARDO BUS SCL3 (0U)
#define TISCI_DEV_BOARD0_BUS_SCL2 (1U)
#define TISCI DEV BOARDO BUS SCL1 (2U)
#define TISCI_DEV_BOARD0_BUS_SCL0 (3U)
#define TISCI DEV BOARDO BUS PRG2 RGMII2 TCLK (4U)
#define TISCI DEV BOARDO BUS MCU OSPI1CLK (5U)
#define TISCI DEV BOARDO BUS PRG1 RGMII1 TCLK (6U)
#define TISCI DEV BOARDO BUS REFCLK1P (7U)
#define TISCI DEV BOARDO BUS REFCLK1P PARENT MX WAKEUP GS80 WKUP 0 BUS WKUP
(8U)
#define TISCI DEV BOARD0 BUS REFCLK1P PARENT BOARD 0 HFOSC1 CLK
(9U)
#define TISCI_DEV_BOARD0_BUS_REFCLK1P_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_CI
(10U)
#define TISCI DEV BOARDO BUS REFCLK1P PARENT ADPLLLJM HSDIV WRAP MAIN 0 BUS HS
(11U)
#define TISCI DEV BOARDO BUS MCU OSPI1LBCLKO (12U)
#define TISCI DEV BOARDO BUS MCU OBSCLK (13U)
#define TISCI_DEV_BOARD0_BUS_MCU_OBSCLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKU
(14U)
#define TISCI_DEV_BOARD0_BUS_MCU_OBSCLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP_0_BUS_WKUP
(15U)
#define TISCI DEV BOARDO BUS MCU OBSCLK PARENT ADPLLM HSDIV WRAP MCU O BUS C
(16U)
#define TISCI DEV BOARDO BUS MCU OBSCLK PARENT ADPLLM HSDIV WRAP MCU O BUS C
(17U)
#define TISCI DEV BOARDO BUS MCU OBSCLK PARENT ADPLLM HSDIV WRAP MCU O BUS H
(18U)
#define TISCI_DEV_BOARD0_BUS_MCU_OBSCLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_0_BUS_H
#define TISCI DEV BOARDO BUS MCU OBSCLK PARENT ADPLLM HSDIV WRAP MCU O BUS H
(20U)
#define TISCI DEV BOARDO BUS MCU OBSCLK PARENT ADPLLM HSDIV WRAP MCU O BUS H
(21U)
#define TISCI_DEV_BOARD0_BUS_MCU_OBSCLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_C
(22U)
```

#define TISCI\_DEV\_BOARD0\_BUS\_MCU\_OBSCLK\_PARENT\_MX\_WAKEUP\_GS80\_WKUP\_0\_BUS\_WKU

(23U)

```
#define TISCI DEV BOARDO BUS MCU OBSCLK PARENT ADPLLM HSDIV WRAP MCU 1 BUS H
(24U)
#define TISCI DEV BOARDO BUS MCU OBSCLK PARENT ADPLLM HSDIV WRAP MCU 1 BUS H
(25U)
#define TISCI DEV BOARDO BUS MCU OBSCLK PARENT ADPLLM HSDIV WRAP MCU 1 BUS H
(26U)
#define TISCI_DEV_BOARD0_BUS_MCU_OBSCLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_H
(27U)
#define TISCI DEV BOARDO BUS MCU OBSCLK PARENT MX WAKEUP GS80 WKUP 0 BUS WKU
(28U)
#define TISCI DEV BOARDO BUS MCU OBSCLK PARENT GLUELOGIC LFOSC CLK BUS OUT
(29U)
#define TISCI DEV BOARDO BUS PRG2 RGMII1 TCLK (30U)
#define TISCI_DEV_BOARD0_BUS_REFCLK1M (31U)
#define TISCI_DEV_BOARD0_BUS_REFCLK1M_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_
(32U)
#define TISCI DEV BOARDO BUS REFCLK1M PARENT BOARD 0 HFOSC1 CLK
(33U)
#define TISCI DEV BOARDO BUS REFCLK1M PARENT ADPLLLJM HSDIV WRAP MAIN 0 BUS CI
(34U)
#define TISCI_DEV_BOARD0_BUS_REFCLK1M_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HS
(35U)
#define TISCI DEV BOARDO BUS OBSCLK (36U)
        TISCI DEV BOARDO BUS OBSCLK PARENT BOARD 0 HFOSC1 CLK
#define
(37U)
#define TISCI DEV BOARDO BUS OBSCLK PARENT MX WAKEUP GS80 WKUP 0 BUS WKUP OS
#define TISCI DEV BOARDO BUS OBSCLK PARENT ADPLLLJM HSDIV WRAP MAIN 0 BUS CLKO
(39U)
#define TISCI_DEV_BOARD0_BUS_OBSCLK_PARENT_ADPLLLJM_WRAP_MAIN_1_BUS_CLKOUT_CI
#define TISCI DEV BOARDO BUS OBSCLK PARENT GLUELOGIC LFOSC CLK BUS OUT
#define TISCI DEV BOARDO BUS OBSCLK PARENT ADPLLLJM HSDIV WRAP MAIN 2 BUS CLKO
(42U)
#define TISCI DEV BOARDO BUS OBSCLK PARENT ADPLLLJM WRAP MAIN 4 BUS CLKOUT CI
(43U)
#define TISCI DEV BOARDO BUS OBSCLK PARENT ADPLLM WRAP MAIN 6 BUS CLKOUT CLK
```

#define TISCI DEV BOARDO BUS OBSCLK PARENT ADPLLLJM WRAP MAIN 3 BUS CLKOUT CI

#define TISCI DEV BOARDO BUS OBSCLK PARENT ADPLLM HSDIV WRAP MCU 1 BUS CLKOU

(44U)

(45U)

(46U)

```
#define TISCI DEV BOARDO BUS OBSCLK PARENT ADPLLLJM HSDIV WRAP MAIN 0 BUS HSDI
(47U)
#define TISCI DEV BOARD0 BUS OBSCLK PARENT ADPLLM WRAP MAIN 7 BUS CLKOUT CLK
(48U)
#define TISCI DEV BOARDO BUS PRGO RGMII1 TCLK (49U)
#define TISCI_DEV_BOARD0_BUS_MCU_OSPI0CLK (50U)
#define TISCI DEV BOARDO BUS DSSOPCLK (51U)
#define TISCI_DEV_BOARD0_BUS_PRG0_RGMII2_TCLK (52U)
#define TISCI DEV BOARDO BUS WKUP SCL0 (53U)
#define TISCI DEV BOARDO BUS REFCLKOP (54U)
#define TISCI_DEV_BOARD0_BUS_REFCLK0P_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_
#define TISCI_DEV_BOARD0_BUS_REFCLK0P_PARENT_BOARD_0_HFOSC1_CLK
(56U)
#define TISCI_DEV_BOARD0_BUS_REFCLK0P_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_CI
(57U)
#define TISCI_DEV_BOARD0_BUS_REFCLK0P_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HS
(58U)
#define TISCI DEV BOARDO BUS REFCLKOM (59U)
#define TISCI DEV BOARDO BUS REFCLKOM PARENT MX WAKEUP GS80 WKUP 0 BUS WKUP
(60U)
#define TISCI_DEV_BOARD0_BUS_REFCLK0M_PARENT_BOARD_0_HFOSC1_CLK
(61U)
#define TISCI_DEV_BOARD0_BUS_REFCLK0M_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_CI
#define TISCI_DEV_BOARD0_BUS_REFCLK0M_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HS
(63U)
#define TISCI DEV BOARDO BUS MCU OSPIOLBCLKO (64U)
#define TISCI DEV BOARDO BUS MCU CLKOUT (65U)
#define TISCI DEV BOARDO BUS MCU CLKOUT PARENT ADPLLM HSDIV WRAP MCU 1 BUS C
(66U)
#define TISCI_DEV_BOARD0_BUS_MCU_CLKOUT_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_C
(67U)
#define TISCI_DEV_BOARD0_BUS_MCU_SCL0 (68U)
#define TISCI DEV BOARDO BUS SYSCLKOUT (69U)
#define TISCI DEV BOARDO BUS MCU SYSCLKOUT (70U)
#define TISCI DEV BOARDO BUS PRG1 RGMII1 RCLK (71U)
#define TISCI DEV BOARDO BUS PRG1 RGMII2 RCLK (72U)
#define TISCI DEV BOARDO BUS GPMCCLK (73U)
#define TISCI DEV BOARDO BUS MCASP2AHCLKX (74U)
#define TISCI DEV BOARDO BUS MCASP2AHCLKR (75U)
#define TISCI_DEV_BOARD0_BUS_PRG2_RGMII2_RCLK (76U)
```

```
#define TISCI DEV BOARDO BUS CPTS RFT CLK (77U)
#define TISCI_DEV_BOARD0_BUS_MCASP0ACLKR (78U)
#define TISCI DEV BOARDO BUS MCASPOACLKX (79U)
#define TISCI_DEV_BOARD0_BUS_EXT_REFCLK1 (80U)
#define TISCI DEV BOARDO BUS PRGO RGMII2 RCLK (81U)
\# define\ TISCI\_DEV\_BOARD0\_BUS\_MCU\_OSPI0DQS\ (82U)
#define TISCI_DEV_BOARD0_BUS_USB0REFCLKP (83U)
#define TISCI DEV BOARDO BUS DSS0EXTPCLKIN (84U)
#define TISCI_DEV_BOARD0_BUS_SPI1CLK (85U)
#define TISCI_DEV_BOARD0_BUS_MCASP2ACLKR (86U)
#define TISCI_DEV_BOARD0_BUS_MCASP1ACLKX (87U)
#define TISCI DEV BOARDO BUS MCASP1ACLKR (88U)
#define TISCI DEV BOARDO BUS MCASP2ACLKX (89U)
#define TISCI_DEV_BOARD0_BUS_MCU_RMII1_REFCLK (90U)
#define TISCI DEV BOARDO BUS MCU CPTS RFT CLK (91U)
#define TISCI DEV BOARDO BUS MCU RGMII1 TCLK (92U)
#define TISCI DEV BOARDO BUS MCU SPIOCLK (93U)
#define TISCI_DEV_BOARD0_BUS_MCU_SPI1CLK (94U)
#define TISCI_DEV_BOARD0_BUS_PRG0_RGMII1_RCLK (95U)
#define TISCI DEV BOARDO BUS SPI2CLK (96U)
#define TISCI_DEV_BOARD0_BUS_WKUP_TCK (97U)
#define TISCI_DEV_BOARD0_BUS_SPI3CLK (98U)
#define TISCI_DEV_BOARD0_BUS_USB0REFCLKM (99U)
#define TISCI DEV BOARDO BUS MCU RGMII1 RCLK (100U)
#define TISCI DEV BOARDO BUS MCASPOAHCLKR (101U)
#define TISCI DEV BOARDO BUS MCU EXT REFCLKO (102U)
#define TISCI DEV BOARDO BUS MCASPOAHCLKX (103U)
#define TISCI DEV BOARDO BUS CCDCO PCLK (104U)
#define TISCI DEV BOARDO HFOSC1 CLK (105U)
#define TISCI DEV BOARDO BUS MCU OSPI1DQS (106U)
#define TISCI_DEV_BOARD0_BUS_MCASP1AHCLKX (107U)
#define TISCI DEV BOARDO BUS PCIE1REFCLKM (108U)
#define TISCI_DEV_BOARD0_BUS_MCASP1AHCLKR (109U)
#define TISCI DEV BOARDO BUS PCIE1REFCLKP (110U)
#define TISCI_DEV_BOARD0_BUS_PRG2_RGMII1_RCLK (111U)
#define TISCI_DEV_BOARD0_BUS_SPI0CLK (112U)
```

# 4.1.26 TISCI\_ISC\_CC\_ID

Special ISC ID to refer to compute cluster privid registers

#### Definition

```
#define TISCI_ISC_CC_ID (160U)
```

Comments None

Constraints None

See Also None

# 4.2 Typedefs and Data Structures

# 4.2.1 Sciclient\_ConfigPrms\_t

Initialization parameters for sciclient. Pointer to this is passed to #Sciclient init.

#### Definition

```
typedef struct {
     uint32_t opModeFlag; Sciclient_BoardCfgPrms_t * pBoardCfgPrms;
} Sciclient_ConfigPrms_t;
```

### **Fields**

- opModeFlag : Operation mode for the Sciclient Service API. Refer to ref Sciclient ServiceOperationMode for valid values.
- pBoardCfgPrms: NULL will result in using default board configuration.
   Refer #Sciclient\_BoardCfgPrms\_t

Comments None

Constraints None

See Also None

# 4.2.2 Sciclient\_ReqPrm\_t

Input parameters for #Sciclient service function.

## Definition

```
typedef struct {
     uint16_t messageType; uint32_t flags; const uint8_t * pReqPayload; uint32_t reqPayloadSize;
     uint32_t timeout;
} Sciclient_ReqPrm_t;
```

#### **Fields**

- messageType : [IN] Type of message.
- flags : [IN] Flags for messages that are being transmitted.

  ( Refer ref Tisci\_ReqFlags )
- pReqPayload : [IN] Pointer to the payload to be transmitted

- reqPayloadSize : [IN] Size of the payload to be transmitted ( in bytes )
- timeout : [IN] Timeout in ms for receiving response
   ( Refer ref Sciclient ServiceOperationTimeout )

Comments None

Constraints None

See Also None

# 4.2.3 Sciclient\_RespPrm\_t

Output parameters for #Sciclient\_service function.

### Definition

```
typedef struct {  uint32\_t \ flags; \ uint8\_t \ * pRespPayload; \ uint32\_t \ respPayloadSize; } Sciclient\_RespPrm\_t;
```

#### **Fields**

- flags : [OUT] Flags of message: Refer ref Tisci\_RespFlags.
- pRespPayload: [IN] Pointer to the received payload. The pointer is an input. The
  API will populate this with the firmware response upto the size mentioned in respPayloadSize.
  Please ensure respPayloadSize bytes are allocated.
- respPayloadSize : [IN] Size of the response payload ( in bytes )

Comments None

Constraints None

See Also None

# 4.3 API Definition

## 4.3.1 Sciclient\_loadFirmware

Loads the DMSC firmware. This is typically called by SBL. Load firmware does not require calling the #Sciclient\_init function.

```
Requirement: DOX_REQ_TAG ( PDK-2137 ) , DOX_REQ_TAG ( PDK-2138 )
```

#### **Syntax**

```
int32_t Sciclient_loadFirmware(const uint32_t *pSciclient_firmware);
```

#### Arguments

```
pSciclient_firmware : [IN] Pointer to signed SYSFW binary
```

Return Value CSL PASS on success, else failure

Comments None

Constraints None

# 4.3.2 Sciclient\_init

This API is called once for registering interrupts and creating semaphore handles to be able to talk to the firmware. The application should assume that the firmware is pre-loaded while calling the #Sciclient\_init API. The firmware should have been loaded either via GEL or via the SBL prior to the application calling the #Sciclient\_init. If a void pointer is passed, default values will be used, else the values passed will be used.

```
Requirement: DOX REQ TAG (PDK-2146)
```

#### **Syntax**

```
int32 t Sciclient init(const Sciclient ConfigPrms t * pCfgPrms);
```

### Arguments

```
pCfgPrms: [IN] Pointer to #Sciclient_ConfigPrms_t
```

Return Value CSL PASS on success, else failure

Comments None

Constraints None

See Also None

## 4.3.3 Sciclient\_service

This API allows communicating with the System firmware which can be called to perform various functions in the system. Core sciclient function for transmitting payload and recieving the response. The caller is expected to allocate memory for the input request parameter ( Refer #Sciclient\_ReqPrm\_t ) . This involves setting the message type being communicated to the firmware, the response flags, populate the payload of the message based on the inputs in the files sciclient\_fmwPmMessages.h,sciclient\_fmwRmMessages.h, sciclient\_fmwSecMessages.h and sciclient\_fmwCommonMessages.h. Since the payload in considered a stream of bytes in this API, the caller should also populate the size of this stream in reqPayloadSize. The timeout is used to determine for what amount of iterations the API would wait for their operation to complete.

To make sure the response is captured correctly the caller should also allocate the space for #Sciclient\_RespPrm\_t parameters. The caller should populate the pointer to the pRespPayload and the size respPayloadSize. The API would populate the response flags to indicate any firmware specific errors and also populate the memory pointed by pRespPayload till the size given in respPayloadSize.

```
Requirement: DOX_REQ_TAG ( PDK-2142 ) , DOX_REQ_TAG ( PDK-2141 ) , DOX_REQ_TAG ( PDK-2140 ) , DOX_REQ_TAG ( PDK-2139 )
```

## Syntax

```
int32_t Sciclient_service(const Sciclient_ReqPrm_t * pReqPrm,Sciclient_RespPrm_t * pRespPrm);
```

# Arguments

```
pReqPrm : [IN] Pointer to #Sciclient_ReqPrm_t
pRespPrm : [OUT] Pointer to #Sciclient_RespPrm_t
```

Return Value CSL PASS on success, else failure

Comments None

Constraints None

See Also None

## 4.3.4 Sciclient deinit

De-initialization of sciclient. This de-initialization is specific to the application. It only de-initializes the semaphores, interrupts etc. which are initialized in #Sciclient\_init. It does not de-initialize the system firmware.

Requirement: DOX\_REQ\_TAG ( PDK-2146 )

## **Syntax**

int32\_t Sciclient\_deinit(void);

Arguments

void:

Return Value CSL PASS on success, else failure

Comments None

Constraints None

See Also None

# 4.3.5 Sciclient\_pmSetModuleState

Message to set the hardware block/module state This is used to request or release a device. For example: When the device is requested for operation, state is set to MSG\_DEVICE\_SW\_STATE\_ON. When the usage of the device is complete and released, the same request with state set as MSG\_DEVICE\_SW\_STATE\_AUTO\_OFF is invoked. Based on exclusive access request, multiple processing entities can share a specific hardware block, however, this must be carefully used keeping the full system view in mind.

```
n<b>Message</b>: #TISCI_MSG_SET_DEVICE n<b>Request</b>: #tisci_msg_set_device_req n<b>Response</b>: #tisci_msg_set_device_resp
```

#### Syntax

 $int 32\_t \ Sciclient\_pmSetModuleState(uint 32\_t \ moduleId, uint 32\_t \ state, uint 32\_t \ additional Flag, uint 32\_t \ timeout);$ 

#### Arguments

moduleId: Module for which the state should be set. Refer ref Sciclient PmDeviceIds.

state: Module State requested. Refer ref Sciclient PmSetDevice.

additional Flag : Certain flags can also be set to alter the device state. Refer ref Sciclient PmSetDeviceMsgFlags.

timeout : Gives a sense of how long to wait for the operation. Refer ref Sciclient\_ServiceOperationTimeout.

Return Value CSL\_PASS on success, else failure

Comments None

Constraints None

# 4.3.6 Sciclient\_pmGetModuleState

Message to get the hardware block/Module state. This request does not require the processing entity to have control of the device via a set device state request.

```
n<b>Message</b>: #TISCI_MSG_GET_DEVICE n<b>Request</b>: #tisci_msg_get_device_req n<b>Response</b>: #tisci_msg_get_device_resp
```

#### Syntax

int32\_t Sciclient\_pmGetModuleState(uint32\_t moduleId,uint32\_t \* moduleState,uint32\_t \* reset-State,uint32\_t \* contextLossState,uint32\_t timeout);

## Arguments

moduleId: Module for which the state should be set. Refer ref Sciclient\_PmDeviceIds.

moduleState: Module State returned. Refer ref Sciclient\_PmGetDeviceMsgResp.

resetState: Programmed state of the reset lines.

contextLossState: Indicates how many times the device has lost context. A driver can use this monotonic counter to determine if the device has lost context since the last time this message was exchanged.

timeout : Gives a sense of how long to wait for the operation. Refer ref Sciclient ServiceOperationTimeout.

Return Value CSL\_PASS on success, else failure

Comments None

Constraints None

See Also None

# 4.3.7 Sciclient\_pmSetModuleRst

Set the device reset state. This is used to set or release various resets of the hardware block/module

#### Syntax

int32\_t Sciclient\_pmSetModuleRst(uint32\_t moduleId,uint32\_t resetBit,uint32\_t timeout);

#### Arguments

moduleId : Module for which the state should be set. Refer ref Sciclient\_PmDeviceIds.

resetBit: Module Reset Bit to be set. TODO: Get reset IDs. Refer ref Sciclient\_PmGetDeviceMsgResp. 1 - Assert the reset 0 - Deassert the reset Note this convention is opposite of PSC MDCTL

timeout : Gives a sense of how long to wait for the operation. Refer ref Sciclient ServiceOperationTimeout.

Return Value CSL PASS on success, else failure

Comments None

Constraints None

See Also None

## 4.3.8 Sciclient pmModuleClkRequest

Message to set the clock state: This requests for finer control of hardware device's clocks. This allows for configuration for hardware blocks that require customization of the specific input clocks. NOTE: each of the clock IDs are relative to the hardware block.

```
n<b>Message</b>: #TISCI_MSG_SET_CLOCK n<b>Request</b>: #tisci msg set clock req n<b>Response</b>: #tisci msg set clock resp
```

#### **Syntax**

int32\_t Sciclient\_pmModuleClkRequest(uint32\_t moduleId,uint32\_t clockId,uint32\_t state,uint32\_t additionalFlag,uint32\_t timeout);

## Arguments

moduleId: Module for which the state should be set. Refer ref Sciclient PmDeviceIds.

clockId: Clock Id for the module. Refer ref Sciclient PmModuleClockIds.

 $state: Clock\ State\ requested.\ Refer\ ref\ Sciclient\_PmSetClockMsgState.$ 

additional Flag : Certain flags can also be set to alter the clock state. Refer ref Sciclient \_PmSetClockMsgFlag.

timeout : Gives a sense of how long to wait for the operation. Refer ref Sciclient\_ServiceOperationTimeout.

Return Value CSL\_PASS on success, else failure

Comments None

Constraints None

See Also None

# 4.3.9 Sciclient\_pmModuleGetClkStatus

Message to get the clock state to or from a hardware block

```
 n < b > Message < /b > : \\ \#TISCI\_MSG\_GET\_CLOCK \\ n < b > Request < /b > : \\ \#tisci\_msg\_get\_clock\_req \\ n < b > Response < /b > : \\ \#tisci\_msg\_get\_clock\_resp
```

#### **Syntax**

 $int 32\_t \ Sciclient\_pmModuleGetClkStatus(uint 32\_t \ moduleId, uint 32\_t \ clockId, uint 32\_t \ * \ state, uint 32\_t \ timeout);$ 

#### Arguments

moduleId: Module for which the state should be set. Refer ref Sciclient PmDeviceIds.

clockId: Clock Id for the module. Refer ref Sciclient PmModuleClockIds.

state: Clock State returned. Refer ref Sciclient PmGetClockMsgState.

timeout : Gives a sense of how long to wait for the operation. Refer ref Sciclient\_ServiceOperationTimeout.

Return Value CSL PASS on success, else failure

Comments None

Constraints None

# 4.3.10 Sciclient\_pmSetModuleClkParent

Message to Set Clock Parent: This message allows SoC specific customization for setting up a specific clock parent ID for the various clock input options for a hardware block's clock. This is rarely used customization that may be required based on the usecase of the system where the reset input clock option may not suffice for the usecase attempted.

## Syntax

int32\_t Sciclient\_pmSetModuleClkParent(uint32\_t moduleId,uint32\_t clockId,uint32\_t parent,uint32\_t timeout);

## **Arguments**

moduleId: Module for which the state should be set. Refer ref Sciclient PmDeviceIds.

clockId : Clock Id for the module. Refer ref Sciclient\_PmModuleClockIds.

parent: Parent Id for the clock. TODO: Find what this is.

timeout : Gives a sense of how long to wait for the operation. Refer ref Sciclient\_ServiceOperationTimeout.

Return Value CSL\_PASS on success, else failure

Comments None

Constraints None

See Also None

## 4.3.11 Sciclient\_pmGetModuleClkParent

Message to Get Clock Parent: Query the clock parent currently configured for a specific clock source of a hardware block This is typically used to confirm the current clock parent to ensure that the requisite usecase for the hardware block can be satisfied.

## **Syntax**

 $int 32\_t \ Sciclient\_pmGetModuleClkParent(uint 32\_t \ moduleId, uint 32\_t \ clockId, uint 32\_t \ * \ parent, uint 32\_t \ timeout);$ 

### Arguments

moduleId : Module for which the state should be set. Refer ref Sciclient\_PmDeviceIds.

clockId: Clock Id for the module. Refer ref Sciclient PmModuleClockIds.

parent : Returned Parent Id for the clock. TODO: Find what this is.

timeout : Gives a sense of how long to wait for the operation. Refer ref Sciclient\_ServiceOperationTimeout.

Return Value CSL PASS on success, else failure

Comments None

Constraints None

See Also None

## 4.3.12 Sciclient\_pmGetModuleClkNumParent

Message to get the number of clock parents for a given module. This is typically used to get the max number of clock parent options available for a specific hardware block's clock.

```
n<b>Message</b>: #TISCI_MSG_GET_NUM_CLOCK_PARENTS n<br/>b>Request</b>: #tisci_msg_get_num_clock_parents_req n<br/>b>Response</b>: #tisci_msg_get_num_clock_parents_req n<br/>
```

#### **Syntax**

int32\_t Sciclient\_pmGetModuleClkNumParent(uint32\_t moduleId,uint32\_t clockId,uint32\_t \* numParent,uint32\_t timeout);

## Arguments

moduleId: Module for which the state should be set. Refer ref Sciclient\_PmDeviceIds.

clockId: Clock Id for the module. Refer ref Sciclient\_PmModuleClockIds.

numParent: Returned number of parents.

timeout : Gives a sense of how long to wait for the operation. Refer ref Sciclient\_ServiceOperationTimeout.

Return Value CSL\_PASS on success, else failure

Comments None

Constraints None

See Also None

### 4.3.13 Sciclient\_pmSetModuleClkFreq

Message to set the clock frequency. This is typically desired when the default frequency of the hardware block's clock is not appropriate for the usecase desired. NOTE: Normally clock frequency management is automatically done by TISCI entity. In case of specific requests, TISCI evaluates capability to achieve requested range and responds with success/failure message. This sets the desired frequency for a clock within an allowable range. This message will fail on an enabled clock unless MSG\_FLAG\_CLOCK\_ALLOW\_FREQ\_CHANGE is set for the clock. Additionally, if other clocks have their frequency modified due to this message, they also must have the MSG\_FLAG\_CLOCK\_ALLOW\_FREQ\_CHANGE or be disabled.

```
n<b>Message</b>: #TISCI_MSG_SET_FREQ n<b>Request</b>: #tisci_msg_set_freq_req n<b>Response</b>: #tisci_msg_set_freq_resp
```

#### Syntax

int32\_t Sciclient\_pmSetModuleClkFreq(uint32\_t moduleId,uint32\_t clockId,uint64\_t freqHz,uint32\_t additionalFlag,uint32\_t timeout);

## Arguments

moduleId: Module for which the state should be set. Refer ref Sciclient PmDeviceIds.

clockId: Clock Id for the module. Refer ref Sciclient PmModuleClockIds.

freqHz: Frequency of the clock in Hertz.

additionalFlag: Additional flags for the request .Refer ref Tisci PmSetClockMsgFlag .

 $\label{timeout: Gives a sense of how long to wait for the operation.} Refer \ ref \ Sciclient\_ServiceOperationTimeout.}$ 

Return Value CSL PASS on success, else failure

Comments None

Constraints None

See Also None

# 4.3.14 Sciclient\_pmQueryModuleClkFreq

Message to query the best clock frequency in the given range. This message does no real operation, instead, it requests the system control entity to respond with the best frequency that can match a frequency range provided. NOTE: This is a snapshot view. In a multi processing system, it is very well possible that another processing entity might change the configuration after one entity has queried for best match capability. Only a SET\_CLOCK\_FREQ will guarantee the frequency is configured.

```
n<b>Message</b>: #TISCI_MSG_QUERY_FREQ n<b>Request</b>: #tisci msg query freq req n<b>Response</b>: #tisci msg query freq resp
```

#### **Syntax**

int32\_t Sciclient\_pmQueryModuleClkFreq(uint32\_t moduleId,uint32\_t clockId,uint64\_t freqHz,uint32\_t timeout);

## Arguments

moduleId: Module for which the state should be set. Refer ref Sciclient PmDeviceIds.

clockId: Clock Id for the module. Refer ref Sciclient PmModuleClockIds.

freqHz: Frequency of the clock in Hertz.

timeout : Gives a sense of how long to wait for the operation. Refer ref Sciclient ServiceOperationTimeout.

Return Value CSL\_PASS on success, else failure

Comments None

Constraints None

See Also None

# 4.3.15 Sciclient\_pmGetModuleClkFreq

Message to Get Clock Frequency This is most used functionality and is meant for usage when the driver controlling the hardware block requires to know the input clock frequency for configuring internal dividers / multipliers as required.

```
n<b>Message</b>: #TISCI_MSG_GET_FREQ n<b>Request</b>: #tisci msg get freq req n<b>Response</b>: #tisci msg get freq resp
```

## **Syntax**

 $int 32\_t \ Sciclient\_pmGetModuleClkFreq(uint 32\_t \ moduleId, uint 32\_t \ clockId, uint 64\_t * freqHz, uint 32\_t \ timeout);$ 

## Arguments

moduleId: Module for which the state should be set. Refer ref Sciclient PmDeviceIds.

clockId: Clock Id for the module. Refer ref Sciclient PmModuleClockIds.

freqHz: Frequency of the clock returned in Hertz.

timeout : Gives a sense of how long to wait for the operation. Refer ref Sciclient\_ServiceOperationTimeout.

Return Value CSL PASS on success, else failure

Comments None

Constraints None

See Also None

# 4.3.16 Sciclient\_pmEnableWdt

Enables the WDT controllers within the DMSC.

```
n<b>Message</b>: #TISCI_MSG_ENABLE_WDT n<b>Request</b>: #tisci_msg_enable_wdt_req n<b>Response</b>: #tisci_msg_enable_wdt_resp
```

#### Syntax

int32\_t Sciclient\_pmEnableWdt(uint32\_t timeout);

#### Arguments

timeout : Gives a sense of how long to wait for the operation. Refer ref Sciclient\_ServiceOperationTimeout.

Return Value CSL PASS on success, else failure

Comments None

Constraints None

See Also None

## 4.3.17 Sciclient pmDisableWakeup

This message is part of the CPU Off sequence. The sequence is: - Mask interrupts - Send wake reset message to PMMC - Wait for wake reset ACK - Abort if any interrupts are pending - Disable all interrupts - Send goodbye to PMMC - Wait for goodbye ACK - Execute WFI

```
n<b>Message</b>: #TISCI_MSG_WAKE_RESET n<b>Request</b>: #tisci msg wake reset req n<b>Response</b>: #tisci msg wake reset resp
```

## Syntax

int32 t Sciclient pmDisableWakeup(uint32 t timeout);

#### Arguments

time out : Gives a sense of how long to wait for the operation. Refer ref Sciclient \_ServiceOperationTimeout.

Return Value CSL\_PASS on success, else failure

Comments None

Constraints None

## 4.3.18 Sciclient pmGetWakeupReason

Request wakeup reason After a wakeup, the host can request the deepest sleep/idle mode reached and the reason for the wakeup. The API also returns the time spent in idle state.

```
n<b>Message</b>: #TISCI_MSG_WAKE_REASON n<b>Request</b>: #tisci_msg_wake_reason_req n<b>Response</b>: #tisci_msg_wake_reason_resp
```

#### Syntax

 $int 32\_t \ Sciclient\_pmGetWakeupReason(uint 8\_t \ mode [32], uint 8\_t \ reason [32], uint 32\_t \ * time\_ms, uint 32\_t \ timeout);$ 

## Arguments

```
mode[32]: Deepest sleep/idle mode 0x000C reached ( ASCII )
reason[32]: Wakeup reason ( ASCII )
time_ms: Time spent in idle state ( ms )
timeout: Gives a sense of how long to wait for the operation. Refer ref Sciclient_ServiceOperationTimeout.
```

Return Value CSL\_PASS on success, else failure

Comments None

Constraints None

See Also None

# 4.3.19 Sciclient\_pmDevicePowerOff

Some processors have a special sequence for powering off the core that provides notification to the PMMC when that sequence has completed. For processors without such a sequence, the goodbye message exists. The exact sequence involved in the goodbye message depends on the SoC.

```
 n < b > Message < /b > : \\ \# TISCI\_MSG\_GOODBYE \\ m < b > Request < /b > : \\ \# tisci\_msg\_goodbye\_req \\ n < b > Response < /b > : \\ \# tisci\_msg\_goodbye\_resp
```

## Syntax

int32 t Sciclient pmDevicePowerOff(uint32 t timeout);

#### Arguments

timeout : Gives a sense of how long to wait for the operation. Refer ref Sciclient ServiceOperationTimeout.

Return Value CSL\_PASS on success, else failure

Comments None

Constraints None

See Also None

# 4.3.20 Sciclient\_pmDeviceReset

Objective: Trigger a SoC level reset Usage: Used to trigger a system level reset. NOTE: Depending on permissions configured for the SoC, not all processing entities may be permitted to request a SoC reset. When permitted, the request once processed will not return back to caller.

```
 n < b > Message < /b > : \\ \# TISCI\_MSG\_SYS\_RESET \\ m < b > Request < /b > : \\ \# tisci\_msg\_sys\_reset\_req \\ n < b > Response < /b > : \\ \# tisci\_msg\_sys\_reset\_resp
```

#### Syntax

int32\_t Sciclient\_pmDeviceReset(uint32\_t timeout);

### Arguments

timeout : Gives a sense of how long to wait for the operation. Refer ref Sciclient\_ServiceOperationTimeout.

Return Value CSL\_PASS on success, else failure

Comments None

Constraints None

See Also None

# 4.3.21 Sciclient\_pmlsModuleValid

This API would check if the given module Id is valid for the device. The module Id that is referred to is ref Sciclient\_PmDeviceIds.

### **Syntax**

int32\_t Sciclient\_pmIsModuleValid(uint32\_t modId);

## Arguments

modId: Module Index to be checked.

Return Value CSL PASS on success, else failure

Comments None

Constraints None

**CHAPTER** 

**FIVE** 

# **DESIGN ANALYSIS AND RESOLUTION(DAR)**

# 5.1 DAR Criteria 1

SCIClient should support OS and non OS applications. However, SCIClient in an OS context should be able to prevent multiple threads from writing to the secure proxy.

### 5.1.1 Available Alternatives

#### **5.1.1.1** Alternative 1

Built the library separately for OS and non OS. Each API will have its own OS and Non-OS implementation.

### 5.1.1.2 Alternative 2

Use PDK OSAL and have the OSAL support for non-OS and OS implementation. The SCIClient APIs will have one implementation. The application should link OSAL as well.

# 5.1.2 Decision

Use Alternative 2 as the OSAL already has OS and non-OS implementation. The SCIClient need not duplicate code. Consistent with other libraries as well.

# 5.2 DAR Criteria 2

SCIClient constructing the SCI core message based on fields given as input by the higher level software.

## 5.2.1 Available Alternatives

### **5.2.1.1** Alternative 1

SCIClient maintains separate APIs for all the message types possible and the PM/RM/Security Libs pass parameters to this. Eg. So if a SCI message looks like

```
struct msg_rm_alloc_foo {
    struct message_hdr hdr;
    s32 param_a;
    u16 param_b;
```

(continues on next page)

(continued from previous page)

```
u16 param_c;
} __attribute__((__packed__));
```

The SCILIB API looks something like

```
int32_t sci_client_rm_alloc_foo(int32_t param_a, uint16_t param_b, uint16_t param_c);
```

SCILIB abstracts the packed message format and the header details.

#### 5.2.1.2 Alternative 2

SCI message structure is instead of

```
struct msg_rm_alloc_foo {
    struct message_hdr hdr;
    s32 param_a;
    u16 param_b;
    u16 param_c;
} __attribute__((__packed__));
int32_t sci_client_rm_alloc_foo(int32_t param_a, uint16_t param_b, uint16_t param_c);
```

Do the following

Just to extend that a bit further:

```
int32_t sci_client_rm_alloc_foo(const struct msg_rm_alloc_foo_body * body);
```

becomes a common API

```
int32_t sci_client_send_message(uint32 message_type, const struct void * body);
```

Apart from message type we have some more inputs which we finally capture in an inPrm structure.

## 5.2.2 Decision

Use alternate 2 to not have multiple APIs in the SCIClient HAL and the SCIClient HAL will expose the core message structure for the higher level software to work on . Above this, SCIClient FL will have separate API definitions for each type of supported message separately for PM, RM and Security .

# CHAPTER

# SIX

# **DOCUMENT REVISION HISTORY**

| Version # | Date       | Author Name         | Revision History  | Status         |
|-----------|------------|---------------------|-------------------|----------------|
| 01.00     | 2-Jan-2018 | SACHIN PURO-<br>HIT | Added design info | Draft<br>o for |