### 3TB4 - Postlab5

# Chris Adams Mostafa Ayesh April 2018

#### 1 Explanation

In this lab we built an application specific instruction-set processor (ASIP). The ASIP was used to control a stepper motor and allowed us to move it in either direction by both half steps and full steps. Our ASIP has 12 instructions and 4 registers in the register file.

Before we attempted to run the stepper motor we first made it run 4 LED's in our desired sequence. This allowed us to test the features such as reset, half stepping and full stepping. By slowing down the speed we could watch the LED's change and confirm that they are changing in the desired sequence. Once we had our LED's travelling in the desired sequence we then enabled GPIO pins and had the same output sent to the pins.

We used 4 registers for our stepper motor each of which was 8 bits. The first two registers, R0 and R1, are our general purpose registers and were used for general computation such as setting values to be used by the other two registers or determining the number of steps for our motor. The other two registers, R2 and R3 were special purpose registers. R2 was responsible for knowing the position of the stepper motor. This allows to take a certain number of steps in either direction. Our R3 register was the delay register. It contained a value that would determine the delay between the individual steps of the stepper motor. It specified time in 1/100 of a second.

We configured our stepper motor do 5 rotations using full stepping and then reverse direction and do another 5 rotations also using full stepping. After the second set of 5 rotations the motor would then begin doing half stepping. This sequence was chosen as it demonstrated our ASIP could move a fixed number of steps, travel in either direction, and use both half stepping and full stepping.

# 1 Code

### 1.1 Program Counter

#### 1.2 Decoder

#### 1.3 Register File

```
// This module implements the register file
module regfile (input clk, reset_n, write, input [7:0] data, input [1:0] select0, select1, wr_select,
                                output reg [7:0] selected0, selected1, output [7:0] delay, position, regist
// The comment /* synthesis preserve */ after the declaration of a register
// prevents Quartus from optimizing it, so that it can be observed in simulation
// It is important that the comment appear before the semicolon
reg [7:0] reg0 /* synthesis preserve */;
reg [7:0] reg1 /* synthesis preserve */;
reg [7:0] reg2 /* synthesis preserve */;
reg [7:0] reg3 /* synthesis preserve */;
always@(posedge clk)
        begin
                if(!reset_n)
                        begin
                                reg0<= 8'h00;
                                reg1<= 8'h00;
                                reg2<= 8'h00;
                                reg3<= 8'h00;
                        end
                else if(write)
                        begin
                                case(wr_select)
                                         2'b00: reg0<=data;
                                         2'b01: reg1<=data;
                                        2'b10: reg2<=data;
                                         2'b11: reg3<=data;
                                endcase
                        end
        end
always@(posedge clk)
        begin
                case(select0)
                        2'b00: selected0<=reg0;
                        2'b01: selected0<=reg1;
                        2'b10: selected0<=reg2;
                        2'b11: selected0<=reg3;
                endcase
                case(select1)
                        2'b00: selected1<=reg0;
                        2'b01: selected1<=reg1;
                        2'b10: selected1<=reg2;
                        2'b11: selected1<=reg3;
                endcase
        end
assign register0=reg0;
assign position=reg2;
assign delay=reg3;
endmodule
```

#### 1.4 Write Address Select

### 1.5 Result Mux

#### 1.6 Immediate Extractor

### 1.7 ALU

```
module alu (input add_sub, set_low, set_high, input [7:0] operanda, operandb, output reg [7:0] result);
always@(*)
        begin
                if (set_low)
                        result={operanda[7:4], operandb[3:0] };
                else if(set_high)
                        result={operandb[3:0], operanda[3:0]};
                else
                        begin
                                if(add_sub)
                                        result=operanda-operandb;
                                else
                                        result=operanda+operandb;
                        end
        end
endmodule
```

### 1.8 Operand 1 Mux

### 1.9 Operand 2 Mux

# 1.10 Branch Logic

```
module branch_logic (input [7:0] register0, output branch);
assign branch=(register0==8'b0);
endmodule
```

#### 1.11 Delay Counter

```
module delay_counter (input clk, reset_n, start, enable, input [7:0] delay, output done);
parameter BASIC_PERIOD=19'd500000 - 19'd1;
reg [7:0] downcounter;
reg [19:0] timer;
always@(posedge clk)
        begin
                 if(!reset_n)
                          begin
                                  timer<=20'd0;
                                  downcounter<=8'h00;</pre>
                          end
                 else if(start==1'b1)
                          begin
                                  timer<=20'd0;
                                  downcounter<= delay;</pre>
                          end
                 else if(enable==1'b1)
                          begin
                                  if(timer<BASIC_PERIOD)</pre>
                                  begin
                                           timer<=timer+20'd1;</pre>
                                  end
                                  else
                                           begin
                                                    if(downcounter!=8'b0)
                                                    begin
                                                             downcounter<=downcounter-8'b1;</pre>
                                                             timer<=20'd0;
                                                    end
                                           end
                          end
assign done=((downcounter == 8'b0))?1'b1:1'b0;
endmodule
```

#### 1.12 TEMP Register

```
module temp_register (input clk, reset_n, load, increment, decrement, input [7:0] data,
                                         output negative, positive, zero);
reg [7:0] reg0;
always@(posedge clk)
        begin
                if(!reset_n)
                                reg0<=8'b0;
                else if(increment)
                        reg0<=reg0+8'b1;
                else if(decrement)
                        reg0<=reg0-8'b1;
                else if(load)
                                reg0<=data;
end
assign negative=reg0[7];
assign positive=~reg0[7];
assign zero=(reg0==8'b00000000);
endmodule
```