# 同济大学 计算机科学与技术系

## 计算机组成原理实验报告



| 学      | 号 | 1652228    |
|--------|---|------------|
| 姓      | 名 | <u>王哲源</u> |
| 专      | 业 | 计算机科学与技术   |
| 授课老师 _ |   | 陈永生        |
| 日      | 期 | 2018.3.24  |

### 一、实验目标

通过 verilog 语言实现 32 位无符号乘法器和 32 位带符号乘法器

## 二、模块建模

1. 32 位无符号乘法器

MULTU 模块实现对 32 位无符号数 a、b 进行乘法, 并将乘积传给 z

```
module MULTU(
    input clk,
    input reset,
    input [31:0] a,
    input [31:0] b,
    output [63:0] z
    );
    reg [63:0] tmp0;
    reg [63:0] tmp1;
    reg [63:0] tmp2;
    reg [63:0] tmp3;
    reg [63:0] tmp4;
    reg [63:0] tmp5;
    reg [63:0] tmp6;
    reg [63:0] tmp7;
    reg [63:0] tmp8;
    reg [63:0] tmp9;
    reg [63:0] tmp10;
    reg [63:0] tmp11;
    reg [63:0] tmp12;
    reg [63:0] tmp13;
    reg [63:0] tmp14;
    reg [63:0] tmp15;
    reg [63:0] tmp16;
    reg [63:0] tmp17;
    reg [63:0] tmp18;
    reg [63:0] tmp19;
    reg [63:0] tmp20;
    reg [63:0] tmp21;
    reg [63:0] tmp22;
    reg [63:0] tmp23;
    reg [63:0] tmp24;
    reg [63:0] tmp25;
```

```
reg [63:0] tmp26;
    reg [63:0] tmp27;
    reg [63:0] tmp28;
    reg [63:0] tmp29;
    reg [63:0] tmp30;
    reg [63:0] tmp31;
    wire [63:0] tans_0_1, tans_2_3, tans_4_5, tans_6_7, tans_8_9, tans_10_11,
tans_12_13, tans_14_15;
    wire [63:0] tans_16_17, tans_18_19, tans_20_21, tans_22_23, tans_24_25,
tans_26_27, tans_28_29, tans_30_31;
    wire [63:0] tans_01_23, tans_45_67, tans_89_1011, tans_1213_1415,
tans_1617_1819, tans_2021_2223, tans_2425_2627, tans_2829_3031;
                [63:0]
                              tans_0123_4567,
                                                      tans_891011_12131415,
tans_16171819_20212223, tans_24252627_28293031;
                        [63:0]
    wire
                                             tans_012345678_9101112131415,
tans_1617181920212223_2425262728293031;
    assign tans_01 = tmp0 + tmp1;
    assign tans_2_3 = tmp2 + tmp3;
    assign tans_4_5 = tmp4 + tmp5;
    assign tans_6_7 = tmp6 + tmp7;
    assign tans_8_9 = tmp8 + tmp9;
    assign tans_10_{11} = tmp10 + tmp11;
    assign tans_12_13 = tmp12 + tmp13;
    assign tans_14_15 = tmp14 + tmp15;
    assign tans_{16}17 = tmp16 + tmp17;
    assign tans_18_{19} = tmp18 + tmp19;
    assign tans_20_21 = tmp20 + tmp21;
    assign tans_22_23 = tmp22 + tmp23;
    assign tans_24_25 = tmp24 + tmp25;
    assign tans_26_27 = tmp26 + tmp27;
    assign tans_28_29 = tmp28 + tmp29;
    assign tans_{30}_{31} = tmp30 + tmp31;
    assign tans_01_23 = tans_0_1 + tans_2_3;
    assign tans_45_67 = \tan_4_5 + \tan_6_7;
    assign tans_89_1011 = tans_8_9 + tans_10_11;
    assign tans 1213 \ 1415 = \tan 12 \ 13 + \tan 14 \ 15;
    assign tans_1617_1819 = tans_16_17 + tans_18_19;
    assign tans_2021_2223 = tans_20_21 + tans_22_23;
    assign tans_2425_2627 = tans_24_25 + tans_26_27;
    assign tans_2829_3031 = tans_28_29 + tans_30_31;
```

```
assign tans_0123_4567 = tans_01_23 + tans_45_67;
    assign tans_891011_12131415 = tans_89_1011 + tans_1213_1415;
    assign tans_16171819_20212223 = tans_1617_1819 + tans_2021_2223;
    assign tans_24252627_28293031 = tans_2425_2627 + tans_2829_3031;
               tans_012345678_9101112131415
                                                          tans_0123_4567
    assign
tans_891011_12131415;
    assign
                      tans_1617181920212223_2425262728293031
tans_16171819_20212223 + tans_24252627_28293031;
    assign
                                     tans_012345678_9101112131415
                                                                              +
                  \mathbf{Z}
tans_1617181920212223_2425262728293031;
    always @(posedge clk or negedge reset)
    begin
         if(reset == 0)
         begin
              tmp0 \le b0; tmp1 \le b0; tmp2 \le b0; tmp3 \le b0;
              tmp4 <= 'b0; tmp5 <= 'b0; tmp6 <= 'b0; tmp7 <= 'b0;
              tmp8 <= 'b0; tmp9 <= 'b0; tmp10 <= 'b0; tmp11 <= 'b0;
              tmp12 <= 'b0; tmp13 <= 'b0; tmp14 <= 'b0; tmp15 <= 'b0;
              tmp16 <= 'b0; tmp17 <= 'b0; tmp18 <= 'b0; tmp19 <= 'b0;
              tmp20 <= 'b0; tmp21 <= 'b0; tmp22 <= 'b0; tmp23 <= 'b0;
              tmp24 <= 'b0; tmp25 <= 'b0; tmp26 <= 'b0; tmp27 <= 'b0;
              tmp28 <= 'b0; tmp29 <= 'b0; tmp30 <= 'b0; tmp31 <= 'b0;
         end
         else
         begin
              tmp0 \le b[0] ? {32b0, a} : b0;
              tmp1 \le b[1] ? {31b0, a, 1b0} : b0;
              tmp2 \le b[2] ? {30'b0, a, 2'b0} : 'b0;
              tmp3 \le b[3] ? \{29b0, a, 3b0\} : b0;
              tmp4 \le b[4] ? \{28b0, a, 4b0\} : b0;
              tmp5 \le b[5] ? \{27b0, a, 5b0\} : b0;
              tmp6 \le b[6] ? \{26b0, a, 6b0\} : b0;
              tmp7 \le b[7] ? \{25'b0, a, 7'b0\} : 'b0;
              tmp8 \le b[8] ? \{24b0, a, 8b0\} : b0;
              tmp9 \le b[9] ? \{23b0, a, 9b0\} : b0;
              tmp10 \le b[10] ? \{22b0, a, 10b0\} : b0;
              tmp11 \le b[11] ? \{21'b0, a, 11'b0\} : 'b0;
              tmp12 \le b[12] ? \{20b0, a, 12b0\} : b0;
              tmp13 \le b[13] ? \{19b0, a, 13b0\} : b0;
              tmp14 \le b[14] ? \{18b0, a, 14b0\} : b0;
              tmp15 \le b[15] ? \{17b0, a, 15b0\} : b0;
```

```
tmp16 \le b[16] ? \{16b0, a, 16b0\} : b0;
               tmp17 \le b[17] ? \{15'b0, a, 17'b0\} : 'b0;
               tmp18 \le b[18] ? \{14b0, a, 18b0\} : b0;
               tmp19 \le b[19] ? \{13b0, a, 19b0\} : b0;
               tmp20 \le b[20] ? {12'b0, a, 20'b0} : 'b0;
               tmp21 \le b[21] ? \{11'b0, a, 21'b0\} : 'b0;
               tmp22 \le b[22] ? \{10b0, a, 22b0\} : b0;
               tmp23 \le b[23] ? {9'b0, a, 23'b0} : 'b0;
               tmp24 \le b[24] ? \{8'b0, a, 24'b0\} : 'b0;
               tmp25 \le b[25] ? \{7'b0, a, 25'b0\} : 'b0;
               tmp26 \le b[26] ? \{6b0, a, 26b0\} : b0;
               tmp27 \le b[27] ? \{5'b0, a, 27'b0\} : 'b0;
               tmp28 \le b[28] ? {4'b0, a, 28'b0} : 'b0;
               tmp29 \le b[29] ? {3'b0, a, 29'b0} : 'b0;
               tmp30 \le b[30] ? \{2'b0, a, 30'b0\} : 'b0;
               tmp31 \le b[31] ? \{1b0, a, 31b0\} : b0;
          end
     end
endmodule
```

#### 2. 32 位带符号乘法器

MULT 模块实现对 32 位带符号数 a、b 进行乘法, 并将乘积传给 z

```
module MULT(
     input clk,
     input reset,
     input [31:0] a,
     input [31:0] b,
     output [63:0] z
     );
     reg [63:0] tmp0;
     reg [63:0] tmp1;
     reg [63:0] tmp2;
     reg [63:0] tmp3;
     reg [63:0] tmp4;
     reg [63:0] tmp5;
     reg [63:0] tmp6;
     reg [63:0] tmp7;
     reg [63:0] tmp8;
     reg [63:0] tmp9;
     reg [63:0] tmp10;
     reg [63:0] tmp11;
     reg [63:0] tmp12;
```

```
reg [63:0] tmp13;
    reg [63:0] tmp14;
    reg [63:0] tmp15;
    reg [63:0] tmp16;
    reg [63:0] tmp17;
    reg [63:0] tmp18;
    reg [63:0] tmp19;
    reg [63:0] tmp20;
    reg [63:0] tmp21;
    reg [63:0] tmp22;
    reg [63:0] tmp23;
    reg [63:0] tmp24;
    reg [63:0] tmp25;
    reg [63:0] tmp26;
    reg [63:0] tmp27;
    reg [63:0] tmp28;
    reg [63:0] tmp29;
    reg [63:0] tmp30;
    reg [63:0] tmp31;
    wire [63:0] tans_0_1, tans_2_3, tans_4_5, tans_6_7, tans_8_9, tans_10_11,
tans_12_13, tans_14_15;
    wire [63:0] tans_16_17, tans_18_19, tans_20_21, tans_22_23, tans_24_25,
tans_26_27, tans_28_29, tans_30_31;
    wire [63:0] tans_01_23, tans_45_67, tans_89_1011, tans_1213_1415,
tans_1617_1819, tans_2021_2223, tans_2425_2627, tans_2829_3031;
                              tans_0123_4567,
                [63:0]
                                                      tans_891011_12131415,
tans 16171819 20212223, tans 24252627 28293031;
    wire
                        [63:0]
                                             tans_012345678_9101112131415,
tans_1617181920212223_2425262728293031;
    assign tans_0_1 = tmp0 + tmp1;
    assign tans_23 = tmp2 + tmp3;
    assign tans_4_5 = tmp4 + tmp5;
    assign tans_6_7 = tmp6 + tmp7;
    assign tans_8_9 = tmp8 + tmp9;
    assign tans_10_{11} = tmp10 + tmp11;
    assign tans_12_13 = tmp12 + tmp13;
    assign tans_14_15 = tmp14 + tmp15;
    assign tans_16_17 = tmp16 + tmp17;
    assign tans_18_19 = tmp18 + tmp19;
    assign tans_20_21 = tmp20 + tmp21;
    assign tans_22_23 = tmp22 + tmp23;
    assign tans_24_25 = tmp24 + tmp25;
```

```
assign tans_26_27 = tmp26 + tmp27;
    assign tans_28_29 = tmp28 + tmp29;
    assign tans_30_31 = \text{tmp}30 - \text{tmp}31;
    assign tans_01_23 = tans_0_1 + tans_2_3;
    assign tans_45_67 = \tan_4_5 + \tan_6_7;
    assign tans_89_{1011} = tans_{8_{9}} + tans_{10_{11}};
    assign tans_1213_1415 = tans_12_13 + tans_14_15;
    assign tans_1617_1819 = tans_16_17 + tans_18_19;
    assign tans_2021_2223 = tans_20_21 + tans_22_23;
    assign tans_2425_2627 = tans_24_25 + tans_26_27;
    assign tans_2829_3031 = tans_28_29 + tans_30_31;
    assign tans_0123_4567 = tans_01_23 + tans_45_67;
    assign tans_891011_12131415 = tans_89_1011 + tans_1213_1415;
    assign tans_16171819_20212223 = tans_1617_1819 + tans_2021_2223;
    assign tans_24252627_28293031 = tans_2425_2627 + tans_2829_3031;
               tans_012345678_9101112131415
    assign
                                                         tans_0123_4567
tans_891011_12131415;
                      tans_1617181920212223_2425262728293031
    assign
tans_16171819_20212223 + tans_24252627_28293031;
                                     tans_012345678_9101112131415
    assign
                  \mathbf{Z}
                                                                              +
tans_1617181920212223_2425262728293031;
    always @(posedge clk or negedge reset)
    begin
         if(reset == 0)
         begin
              tmp0 <= 'b0; tmp1 <= 'b0; tmp2 <= 'b0; tmp3 <= 'b0;
              tmp4 <= 'b0; tmp5 <= 'b0; tmp6 <= 'b0; tmp7 <= 'b0;
              tmp8 <= 'b0; tmp9 <= 'b0; tmp10 <= 'b0; tmp11 <= 'b0;
              tmp12 <= 'b0; tmp13 <= 'b0; tmp14 <= 'b0; tmp15 <= 'b0;
              tmp16 \le b0; tmp17 \le b0; tmp18 \le b0; tmp19 \le b0;
              tmp20 <= 'b0; tmp21 <= 'b0; tmp22 <= 'b0; tmp23 <= 'b0;
              tmp24 \le b0; tmp25 \le b0; tmp26 \le b0; tmp27 \le b0;
              tmp28 <= 'b0; tmp29 <= 'b0; tmp30 <= 'b0; tmp31 <= 'b0;
         end
         else
         begin
              tmp0 \le b[0] ? \{ \{32\{a[31]\}\}, a\} : b0;
              tmp1 \le b[1] ? \{ \{31\{a[31]\}\}, a, 1'b0\} : 'b0;
              tmp2 \le b[2] ? \{\{30\{a[31]\}\}, a, 2b0\} : b0;
```

```
tmp3 \le b[3] ? \{\{29\{a[31]\}\}, a, 3b0\} : b0;
                tmp4 \le b[4] ? \{\{28\{a[31]\}\}, a, 4b0\} : b0;
                tmp5 \le b[5]? {{27{a[31]}}, a, 5'b0} : 'b0;
                tmp6 \le b[6]? {{26{a[31]}}, a, 6'b0}: 'b0;
                tmp7 \le b[7] ? \{\{25\{a[31]\}\}, a, 7b0\} : b0;
                tmp8 \le b[8] ? \{\{24\{a[31]\}\}, a, 8b0\} : b0;
                tmp9 \le b[9] ? \{ \{23\{a[31]\}\}, a, 9b0\} : b0;
                tmp10 \le b[10] ? \{\{22\{a[31]\}\}, a, 10'b0\} : 'b0';
                tmp11 \le b[11] ? \{\{21\{a[31]\}\}, a, 11b0\} : b0;
                tmp12 \le b[12] ? \{\{20\{a[31]\}\}, a, 12b0\} : b0;
                tmp13 \le b[13] ? \{\{19\{a[31]\}\}, a, 13'b0\} : 'b0';
                tmp14 \le b[14] ? \{\{18\{a[31]\}\}, a, 14b0\} : b0;
                tmp15 \le b[15] ? \{\{17\{a[31]\}\}, a, 15b0\} : b0;
                tmp16 \le b[16] ? \{\{16\{a[31]\}\}, a, 16b0\} : b0;
                tmp17 \le b[17] ? \{\{15\{a[31]\}\}, a, 17'b0\} : 'b0';
                tmp18 \le b[18] ? \{\{14\{a[31]\}\}, a, 18b0\} : b0;
                tmp19 \le b[19] ? \{\{13\{a[31]\}\}, a, 19b0\} : b0;
                tmp20 \le b[20]? {{12{a[31]}}, a, 20'b0} : 'b0;
                tmp21 \le b[21]? {{11{a[31]}}, a, 21b0}: b0;
                tmp22 \le b[22]? {{10{a[31]}}, a, 22'b0} : 'b0;
                tmp23 \le b[23] ? \{ \{ 9\{a[31] \} \}, a, 23'b0 \} : 'b0';
                tmp24 \le b[24] ? \{\{8\{a[31]\}\}, a, 24b0\} : b0;
                tmp25 \le b[25]? {{7{a[31]}}, a, 25'b0} : 'b0;
                tmp26 \le b[26]? {{6{a[31]}}, a, 26'b0} : 'b0;
                tmp27 \le b[27] ? \{ \{ 5\{a[31] \} \}, a, 27'b0 \} : 'b0';
                tmp28 \le b[28] ? \{\{4\{a[31]\}\}, a, 28b0\} : b0;
                tmp29 \le b[29] ? \{\{3\{a[31]\}\}, a, 29b0\} : b0;
                tmp30 \le b[30] ? \{\{2\{a[31]\}\}, a, 30'b0\} : 'b0';
                tmp31 \le b[31] ? \{\{1\{a[31]\}\}, a, 31b0\} : b0;
          end
     end
endmodule
```

## 三、测试模块设计

```
1. 32 位无符号乘法器 testbench
`timescale 1ns / 1ps
module MULTU_tb;
reg clk = 0;
reg reset = 0;
reg [31:0] a,b;
wire [63:0] c;

MULTU uut(.clk(clk), .reset(reset),
```

```
.a(a), .b(b), .z(c));
         always #5 clk = \sim clk;
         initial
         begin
              #13 \text{ reset} \le b1; a \le d2; b \le d3;
              #10 a <= 'd2200000000; b <= 'd2200000000;
              #30 reset <= 'b0;
         end
   endmodule
2. 32 位带符号乘法器 testbench
    `timescale 1ns / 1ps
    module MULT_tb;
         reg clk = 0;
         reg reset = 0;
         reg signed [31:0] a,b;
         wire signed [63:0] c;
         MULT uut(.clk(clk), .reset(reset),
                       .a(a), .b(b), .z(c));
         always #5 clk = \sim clk;
         initial
         begin
              \#13 \text{ reset} \le \text{'b1}; a \le \text{'d3}; b \le \text{'d2};
              #20 a <= 'd5; b <= 'h80000000;
              #20 a <= -5;
              #20 a <= 'd0;
              #30 reset <= 'b0;
         end
    endmodule
```

## 四、实验结果

- 1. 32 位无符号乘法器
  - 1.1 modelsim 仿真波形图



- 2. 32 位带符号乘法器
  - 2.1 modelsim 仿真波形图



## 五、总结

- 1. 32 位无符号乘法器可以直接使用阵列乘法实现,而 32 位带符号乘法使用阵列乘法时应当注意被乘数与乘数每一位获得的结果最高位应当用被乘数的符号补齐,而不是用 0,否则结果会出错
- 2. 被乘数与乘数每一位相乘获得的结果最后进行累加时使用两两相加的方法效率会比32个寄存器同时相加所产生的响应时间更低
- 3. 善用 C++编写打表程序可以提高编程效率