

## EXERCISE 3 DESIGN, SIMULATION AND SYNTHESIS OF SEQUENTIAL LOGIC

## **Universal Counter**

There are many styles to design sequential logic. Even when all of them may behave in the same manner during simulations, each of these styles affects synthesis of the actual hardware in different ways. The task here is to design a loadable, resettable, bidirectional counter in two different ways. Both of them should be simulated to ensure the correctness of the description and finally synthesized.

The requirements are (see also the table below):

- ✓ Counting is allowed only when the input **enable** is '1', otherwise it must be paused. Resetting occurs when the input reset is '1'.
- ✓ Counting from 0 to 15 (on the output **count**) when input **down/up** is '0', and from 15 down to 0 when the input is '1'.
- ✓ On overflow (underflow) the counter must generate '1' on output **over** and continue with counting from 0 upwards (from 15 downwards).
- ✓ '1' on the input load loads the counter parallelly (from input data), the input enable must be '1' at the same time.

| reset | enable | load | down/up | data | $count^t$ | count <sup>t+1</sup> | over <sup>t+1</sup> |
|-------|--------|------|---------|------|-----------|----------------------|---------------------|
| 1     | -      | -    | -       | -    | -         | 0                    | 0                   |
| 0     | 0      | -    | -       | -    | Q         | Q                    | 0                   |
| 0     | 1      | 0    | 0       | -    | 15        | 0                    | 1                   |
| 0     | 1      | 0    | 0       | -    | Q         | Q+1                  | 0                   |
| 0     | 1      | 0    | 1       | -    | 0         | 15                   | 1                   |
| 0     | 1      | 0    | 1       | -    | Q         | Q-1                  | 0                   |
| 0     | 1      | 1    | -       | D    | -         | D                    | 0                   |

You are required to write the module architecture within a single process: Use wait statement to catch the positive clock flank and variable for count and over (recall that variables are used solely inside processes).

## Tasks:

- ✓ Write a test bench which covers all important behaviours of the counter in a sequential manner: reset, enable, load, counting down, counting up.
- ✓ Simulate the counter to check they operate correctly.