

# STM32F4 series UL/CSA/IEC 60730-1/60335-1 self-test library user guide

#### Introduction

This document applies to the X-CUBE-CLASSB self-test library set for the STM32F4 series microcontrollers that include an Arm® Cortex®-M4 core. Order code X-CUBE-CLASSB-F4.

Safety has an essential role in electronic applications. The level of safety requirements for components is steadily increasing and, manufacturers of electronic devices include many new technical solutions in their designs. Techniques for improving safety are continuously evolving, and are regularly incorporated into updated versions of the safety standards.

The current safety recommendations and requirements are specified in worldwide standards issued by various authorities. These include: the international electro-technical commission (IEC), Underwriters laboratories (UL), and the Canadian standards association (CSA) authorities.

Compliance, verification, and certification are the focus of the certification institutes. These include: the German TUV and VDE (mostly operating in Europe), and the UL and the CSA (targeting mainly the USA and Canadian markets).

Standards related to safety requirements have a very wide scope. These safety standards cover many areas such as: classification, methodology, materials, mechanics, labeling, hardware, and software testing. Here, the target is just compliance with the software requirements when testing programmable electronic components, which form a specific part of the safety standards. These requirements are exceptionally subject of any change when a new upgrade of the standard is released. Also, there is significant similarity across commonly oriented safety standards that concern the testing of generic parts of microcontrollers, such as the *CPU* or memories.

The library presented in this document is based on a partial subset of testing modules developed and applied by ST to satisfy the stringent IEC 61508 industrial safety standard requirements. These modules are adapted to fulfill the IEC 60730 standard targeting household safety. That is why this new library adopts a different delivery format to that was used for previous releases. This format is derived from the industrial safety library, which is currently delivered as a black box pre-compiled object with no sources but with a clear outer interface definition. The advantage of this immutable solution is that it is compilation tool-chain agnostic. It is also independent of any other firmware such as *HAL*, *LL*, or *CMSIS* layer. This solution prevents unexpected compilation results when source code files previously verified on older versions of the library are re-compiled later by any newer compiler version or combined with the latest firmware drivers. This is generally a common practice.

Table 1. Applicable product

| Part number   | Order code       |
|---------------|------------------|
| X-CUBE-CLASSB | X-CUBE-CLASSB-F4 |





# STM32F4系列 UL/CSA/IEC 60730-1/60335-1 自检库用户指南

# 介绍

本文件适用于包含 Arm® Cortex®-M4 核心的 STM32F4 系列微控制器的 X-CUBE-CLASSB 自检库集。订单代码 X-CUBE-CL ASSB-F4。

安全在电子应用中起着至关重要的作用。对元件的安全要求水平正在稳步上升,并且电子设备制造商在其设计中包含许多新的技术解决方案。提高安全性的技术

它们持续演进,并定期被纳入安全标准的更新版本中。{v\*}

现行的安全建议和要求规定在由不同机构发布的全球标准中。这些包括:国际电工委员会(IEC)、美国保险商实验室(UL)以及加拿大标准协会(CSA)等机构。

合规、验证和认证是认证机构的重点工作。这些包括:德国TÜV和VDE(主要在欧洲开展业务),以及美国UL和加拿大CSA(主要针对美国和加拿大市场)。

与安全要求相关的标准具有非常广泛的应用范围。这些安全标准涵盖许多领域,例如:分类、方法论、材料、机械、标签、硬件和软件测试。在此,目标仅仅是确保可编程电子组件的软件要求符合性,这些组件构成了安全标准中的一个特定部分。这些要求在标准发布新版本时极易发生变化。此外,面向通用微控制器部件测试的安全标准之间存在显著的相似性,例如 *CPU* 或存储器

本文件中呈现的库是基于ST开发并应用于满足严格IEC 61508工业安全标准要求的测试模块的部分子集。这些模块被调整以符合针对家庭安全的IEC 60730标准。这就是为什么这个新库采用了与之前版本不同的交付格式。该格式源自当前作为黑盒预编译对象交付的工业安全库,该对象不包含源代码但具有明确的外部接口定义。这种不可变解决方案的优势在于其与编译工具链无关。它还独立于任何其他固件,如HAL、LL或CMSIS层。该解决方案可防止当使用旧版本库验证过的源代码文件被新版本编译器重新编译或与最新固件驱动程序结合时出现意外的编译结果。这通常是常见的做法。

#### 表1. 适用产品

| Part number   | Order code       |
|---------------|------------------|
| X-CUBE-CLASSB | X-CUBE-CLASSB-F4 |





# 1 General information

# 1.1 Purpose and scope

This document applies to the X-CUBE-CLASSB self-test library set dedicated for STM32F4 series microcontrollers that embed an Arm® Cortex®-M4. This X-CUBE-CLASSB-F4 expansion package provides application independent software to comply with the UL/CSA/IEC 60730-1 safety standard. The UL/CSA/IEC 60730-1 safety standard targets the safety of automatic electrical controls used in association with household equipment and similar electronic applications.

The main purpose of this software library is to facilitate and accelerate:

- user software development
- certification processes for applications which are subject to the associated requirements and certifications

arm

Note: Arm is a registered trademark of Arm limited (or its subsidiaries) in the US and/or elsewhere.

The version of the application-independent software test library, self-test library, available in the X-CUBE-CLASSB-F4 expansion package (and associated to this manual),  $STL_Lib.a$  file, is V4.0.0.

# 1.2 Reference documents

- [1] UM1840: STM32F4 series safety manual dedicated for applications targeting industrial safety
- [2] AN4435: Guidelines for obtaining UL/CSA/IEC 60730-1/60335-1 Class B certification in any STM32 application dedicated to older versions of this library
- [3] ES0647: X-CUBE-CLASSB self test library software errata

UM3461 - Rev 1 page 2/58



# 1 一般信息 {v\*}

# 1.1 目的和范围

本文档适用于专为嵌有 Arm® Cortex®-M4 的 STM32F4 系列微控制器设计的 X-CUBE-CLASSB 自检库集。X-C UBE-CLASSB-F4 扩展包提供与应用无关的软件,以符合 UL/CSA/IEC 60730-1 安全标准。UL/CSA/IEC 60730-1 安全标准旨在确保与家用设备及类似电子应用配合使用的自动电气控制的安全性。

这个软件库的主要目的是促进和加速:

- 用户软件开发
- 受相关要求和认证约束的应用认证流程

arm

Note: Arm is a registered trademark of Arm limited (or its subsidiaries) in the US and/or elsewhere.

应用程序独立的软件测试库、自测库,包含在X-CUBE-CLASSB-F4扩展包(与本手册相关联)中的STL\_Li b.a文件,版本为V4.0.0。

# 1.2 参考文件

[1] UM1840: STM32F4系列安全手册,专为面向工业安全的应用程序设计 [2] AN4435: 任何STM32应用程序中获取UL/CSA/IEC 6 0730-1/60335-1 Class B认证的指南,专为本库的旧版本设计 [3] ES0647: X-CUBE-CLASSB自测库软件勘误表

UM3461 - Rev 1 page 2/58



# 2 STM32Cube overview

#### 2.1 What is STM32Cube?

STM32Cube is an STMicroelectronics original initiative to improve designer productivity significantly by reducing development effort, time, and cost. STM32Cube covers the whole STM32 portfolio.

STM32Cube includes:

- A set of user-friendly software development tools to cover project development from conception to realization, among which are:
  - STM32CubeMX, a graphical software configuration tool that allows the automatic generation of C initialization code using graphical wizards
  - STM32CubeIDE, an all-in-one development tool with peripheral configuration, code generation, code compilation, and debug features
  - STM32CubeCLT, an all-in-one command-line development toolset with code compilation, board programming, and debug features
  - STM32CubeProgrammer (STM32CubeProg), a programming tool available in graphical and command-line versions
  - STM32CubeMonitor (STM32CubeMonitor, STM32CubeMonPwr, STM32CubeMonRF, STM32CubeMonUCPD), powerful monitoring tools to fine-tune the behavior and performance of STM32 applications in real time
- STM32Cube MCU and MPU Packages, comprehensive embedded-software platforms specific to each microcontroller and microprocessor series (such as STM32CubeF4 for the STM32F4 series), which include:
  - STM32Cube hardware abstraction layer (HAL), ensuring maximized portability across the STM32 portfolio
  - STM32Cube low-layer APIs, ensuring the best performance and footprints with a high degree of user control over hardware
  - A consistent set of middleware components such as RTOS, USB, TCP/IP, graphics, and FAT file systemRTOS, USB, and graphics
  - All embedded software utilities with full sets of peripheral and applicative examples
- STM32Cube Expansion Packages, which contain embedded software components that complement the functionalities of the STM32Cube MCU and MPU Packages with:
  - Middleware extensions and applicative layers
  - Examples running on some specific STMicroelectronics development boards

# 2.2 How does this software complement STM32Cube?

The software expansion package extends STM32Cube by a middleware component to manage specific software-based diagnostics.

The package provides a generic starting point to help a user to build and finalize application specific safety solutions. It consists of:

- *STL*: the self-test library. This provides a binary and some source code to manage the execution of generic safety tests for the microcontroller. The *STL* is a standalone unit, which runs independently from any STM32 software. It collects the self-tests for generic components of the microcontroller.
- User application: This is an *STL* integration example based on a set of STM32Cube drivers extending the *STL* by an application specific test. This part is delivered as full source code to be adapted or extended by calling of additional application specific modules defined by end user. The example can be used for the library testing including artificial failing support of all the provided modules.

UM3461 - Rev 1 page 3/58



# 2 STM32Cube 概览

# 二点一 STM32Cube是什么?

STM32Cube 是 STMicroelectronics 的一项原创计划,通过减少开发工作量、时间和成本,显著提高设计人员的生产力。STM32Cube 涵盖整个 STM32 产品组合。STM32Cube 包括:

- 一套用户友好的软件开发工具,用于覆盖从构思到实现的项目开发全过程,其中包括:
  - STM32CubeMX, 一个图形化软件配置工具,允许通过图形向导自动生成 C初始化代码 STM32CubeIDE, 一个一体化开发工具,具备外设配置、代码生成、代码

编译和调试功能 – STM32CubeCLT,一款集代码编译、板编程和调试功能于一体的一体化命令行开发工具集 – STM32CubeProgrammer(STM32CubeProg),一款提供图形化和命令行版本的编程工具 – STM32CubeMonitor(STM32CubeMonitor,STM32CubeMonPwr,STM32CubeMonRF,STM32CubeMonUCPD),强大的监控工具,用于实时精细调整STM32应用的行为和性能 {v\*}

- STM32Cube MCU和MPU包,全面的嵌入式软件平台,专为每一系列微控制器和微处理器设计(例如ST M32CubeF4用于STM32F4系列),包括:
  - STM32Cube硬件抽象层(HAL),确保在STM32产品系列中实现最大可移植性 STM32Cube低层API,确保在性能和资源占用方面达到最佳效果,并提供高度的用户对硬件控制 一致的中间件组件集合,如RTOS、USB、TCP/IP、图形和FAT文件系统RTOS、USB和图形 所有嵌入式软件工具,包含完整的外设和应用示例
- STM32Cube扩展包,其中包含补充STM32Cube MCU和MPU包功能的嵌入式软件组件,包括: 中间件扩展和应用层 在某些特定STMicroelectronics开发板上运行的示例

# 2.2 这款软件如何补充STM32Cube?

软件扩展包通过一个中间件组件扩展STM32Cube,用于管理特定的基于软件的诊断。

该包提供了一个通用的起点, 以帮助用户构建和最终确定针对特定应用的安全解决方案。它包含以下内容:

- STL: 自检库。这提供了一个二进制文件和一些源代码,用于管理微控制器通用安全测试的执行。STL是一个独立单元,它独立于任何STM32软件运行。它收集微控制器通用组件的自检。
- 用户应用:这是一个基于一组STM32Cube驱动程序的STL集成示例,这些驱动程序通过特定应用测试扩展了STL。这部分以完整源代码形式提供,可通过调用终端用户定义的额外特定应用模块进行适应或扩展。该示例可用于库测试,包括对所有提供模块的人工故障支持。

UM3461 - Rev 1 page 3/58



# 3 STL overview

The *STL* is an application-independent software test library released by STMicroelectronics. The aim is to provide the implementation of a relevant subset of safety mechanisms required by the "Class B" related safety standards applicable to STM32F4 series microcontrollers. The *STL* is an *HAL / LL* independent library, dedicated to these microcontrollers. The *STL* is a compilation tool chain-agnostic, so any standard C-compiler can compile it.

The *STL* is an autonomous software. It executes, on application-demand, selected tests to detect hardware issues, and reports the outcomes to the application.

The *STL* is delivered partly in object code (for the library itself) and partly in source code for the user interface definitions and the user parameter settings.

#### 3.1 Architecture overview

The *STL* implements tests required by UL/CSA/IEC 60730-1 for the Arm<sup>®</sup> Cortex<sup>®</sup>-M4 *CPU* core, and the volatile and nonvolatile memories embedded in the product.

As shown in the figure below, a system architecture with an end-user application integrating the *STL* is composed of:

- User application (indicated in light blue)
- · User parameters (indicated in light blue)
- STL scheduler (indicated in yellow): directly accessible by the user application via user APIs (not going through HAL / LL)
- STL internal test modules: called by the STL scheduler (not visible to the user application).

The STL status information returned to the user application at API level (summarized in Table 2) is:

- Function return value collects result of internal defensive programming checks.
- Test module result value stores the test result information. This partially corresponds to internal status of the module (see Section 7.3: State machines).

User application STL Function return value User Test result value **APIs** STL User HAL/LL parameters STL scheduler STL STL STL CPU Arm® core Flash memory **SRAM** test modules test module test module STM32 microcontroller

Figure 1. STL architecture

7412V1

Legend:

STL User

UM3461 - Rev 1 \_\_\_\_\_\_ page 4/58



# 3 STL概述

The STL 是由STMicroelectronics发布的一个与应用无关的软件测试库。其目标是提供实现与STM32F4系列微控制器相关的"B类"安全标准所要求的安全机制的相关子集。The STL 是一个 HAL/LL 独立库,专用于这些微控制器。The STL 是一个与编译工具链无关的编译工具,因此任何标准C编译器都可以编译它。The STL 是一个自主软件。它根据应用需求执行选定的测试以检测硬件问题,并将结果报告给应用。The STL 部分以目标代码形式提供(用于库本身),部分以源代码形式提供(用于用户界面定义和用户参数设置)。

# 3.1 架构概述

The STL 实现了符合 UL/CSA/IEC 60730-1 标准的测试,用于 Arm® Cortex®-M4 CPU 核心,以及产品中嵌入的易失性和非易失性存储器。

如下图所示,一个集成STL的终端用户应用的系统架构由以下部分组成:

- 用户应用(用浅蓝色表示)
- 用户参数(以浅蓝色表示)
- STL调度器(以黄色标出):用户应用可直接通过用户 API 访问(不经过 HAL / LL)
- *STL*内部测试模块:由 *STL* 调度程序调用(对用户应用程序不可见)返回给用户应用程序的 *STL* 状态信息在 *API* 层(如表2所示)是:
- 函数返回值收集内部防御性编程检查的结果。
- 测试模块的结果值存储了测试结果信息。这在一定程度上对应于模块的内部状态(参见第7.3节:状态机)

User application STL Function return value User Test result value **APIs** STL User HAL/LL parameters STL scheduler STL STL STL CPU Arm® core SRAM Flash memory test modules test module test module STM32 microcontroller

Legend:

STL User

图 1. **STL** 架构

UM3461 - Rev 1 page 4/58



The *STL* also allows the developer to use the artificial-failing feature. The developer can check the application behavior by forcing the *STL* to return a requested test-result value. This feature is available through the specific user API.

# 3.2 Supported products

The *STL* runs on the STM32F4 series microcontrollers featuring the same design and integration of the Cortex<sup>®</sup>-M4 core and the embedded memories.

UM3461 - Rev 1 page 5/58



STL 还允许开发人员使用人工失败功能。开发人员可以通过强制 STL 返回请求的测试结果值来检查应用程序的行为。此功能可通过特定用户API使用。

# 3.2 支持的产品

The STL 运行于STM32F4系列微控制器上,该系列微控制器采用与Cortex®-M4核心及嵌入式存储器相同的架构和集成。

UM3461 - Rev 1 page 5/58



# 4 STL description

This section describes basic information on the functionality and performance of the *STL*. The section also summarizes restrictions and mandatory actions to be followed by the end user.

# 4.1 STL functional description

Some test modules can temporarily mask interrupts. For more details, refer to Section 4.2.5: STL interrupt masking time and to Section 4.3.4: Interrupt management.

### 4.1.1 Scheduler principle

The scheduler is the API module needed by the user application to execute the STL.

The main scheduler:

- Must be initialized before being used
- Manages:
  - The initialization and deinitialization of the applied test modules
  - The configuration of the applied test modules
  - The reset of the applied test modules.
- Controls the execution of an applied test sequence (API calls)
- Manages "artificial failing" used for user debug and integration tests.
- Ensures the integrity of critical internal data structures via their specific checksums.

The scheduler controls the execution of the following tests:

- CPU tests: no specific initialization or configuration procedures of the CPU test module are required before any CPU test execution (see Section 7.2: User APIs and Figure 11).
- Flash memory tests operate on the content of the dedicated user configuration structures defining subsets of the memory to be tested (see Section 7.1: User structures). These structures must be filled by the end user and the content maintained during both configuration and execution of the flash memory test. The test module initialization and configuration procedures are mandatory before any flash memory test execution, see Section 7.2: User APIs and Figure 12.
- RAM memory tests operate on the content of the dedicated user configuration structures defining subsets
  of the memory to be tested (see Section 7.1: User structures). These structures must be filled by the end
  user and the content maintained during both configuration and execution of the RAM test. RAM test
  module initialization and configuration procedures are mandatory before RAM test execution, see
  Section 7.2: User APIs and Figure 13.

The *STL*, via the scheduler *API*, is called by the user in polling mode. The *STL* can be called under an interrupt context, but reentrance is forbidden. In such cases, the *STL* behavior cannot be guaranteed.

The user application has to consider all the returned information from the *STL*, provided via a specific predefined data structure collecting status information. See details in the following table.

UM3461 - Rev 1 page 6/58



# 四 STL描述

本节介绍 STL 的基础功能和性能信息。本节还概述了终端用户需遵守的限制和强制性操作。

# 4.1 STL功能描述

一些测试模块可以暂时屏蔽中断。详见第4.2.5节: STL中断屏蔽时间以及第4.3.4节: 中断管理。

# 4.1.1 调度器原理

调度器是用户应用程序所需的API模块,以执行STL。

#### 主调度器:

- 必须在使用前初始化
- 管理: 应用的测试模块的初始化和反初始化 应用的测试模块的配置 应用的测试模块的复位。
- 控制已应用测试序列的执行(*API*调用)
- 管理"人工故障"用于用户调试和集成测试。
- 通过其特定的校验和确保关键的内部数据结构的完整性。

#### 调度器控制以下测试的执行:

- *CPU*测试:在执行任何 *CPU* 测试之前,无需对 *CPU* 测试模块进行特定的初始化或配置步骤(参见第7.2节:用户API和图11)。
- 闪存内存测试操作于定义待测试内存子集的专用用户配置结构的内容(参见第7.1节:用户结构)。这些结构 必须由最终用户填写,并在配置和执行闪存内存测试期间保持内容。在执行任何闪存内存测试之前,必须完 成测试模块的初始化和配置过程,参见第7.2节:用户API和图12。
- RAM内存测试操作专用用户配置结构的内容,这些结构定义了待测试内存的子集(参见第7.1节:用户结构)。这些结构必须由最终用户填写,并在RAM测试的配置和执行过程中保持内容不变。在执行RAM测试之前,必须完成RAM测试模块的初始化和配置过程,参见第7.2节:用户API和图13。

STL 通过调度器 API 被用户在轮询模式下调用。STL 可以在中断上下文中被调用,但重入是被禁止的。在这种情况下,STL 的行为无法得到保证。

用户应用程序必须考虑从STL返回的所有信息,该信息通过特定的预定义数据结构提供,该数据结构用于收集状态信息。详见下表。

UM3461 - Rev 1 page 6/58



| STL information                         | Value              | Description                                                                                                     |
|-----------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------|
|                                         | STL_OK             | Scheduler function successfully executed                                                                        |
| Function return value <sup>(1)</sup>    | STL_KO             | Scheduler defensive programming error (in this case the test result is not relevant)                            |
|                                         | STL_PASSED         | Test passed                                                                                                     |
| Test module result value <sup>(2)</sup> | STL_PARTIAL_PASSED | Used only for memory testing when the test passed, but the end of memory configuration has not yet been reached |
| rest module result value                | STL_FAILED         | Hardware error detection by test module                                                                         |
|                                         | STL_NOT_TESTED     | Test not executed                                                                                               |
|                                         | STL_ERROR          | Test module defensive programming error                                                                         |

Table 2. STL return information

- 1. Refer to STL Status t definition in Section 7.1: User structures.
- 2. See STL TmSTatus t in Section 7.1: User structures.

The user application repeatedly applies the call control scheme illustrated in the following figure to program a sequence of API function calls and so handle the order of the test modules execution.

Figure 2. Single test control call architecture

# Legend: STL User

#### Scheduler and interrupts

The scheduler can be interrupted at any time.

# 4.1.2 CPU Arm® core tests

The *STL* includes the *CPU* test modules listed below, together with a generic description (for information only) of the test capability:

- TM1L: implements a light pattern test of general-purpose registers
- TM7: implements the pattern and functional tests of both stack pointers: MSP, and PSP
- TMCB: implements test of the APSR status register.

## Caution:

The STL CPU tests are partitioned in separated test modules. This is not intended to allow partial execution of the overall available CPU TMs. It is intended as a support feature to allow better CPU test scheduling in the end-user applications, for example timing constraints. By default, all available TMs are assumed to be executed.

UM3461 - Rev 1 page 7/58



| STL information                         | Value              | Description                                                                                                     |
|-----------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------|
| Function return value <sup>(1)</sup>    | STL_OK             | Scheduler function successfully executed                                                                        |
|                                         | STL_KO             | Scheduler defensive programming error (in this case the test result is not relevant)                            |
| Test module result value <sup>(2)</sup> | STL_PASSED         | Test passed                                                                                                     |
|                                         | STL_PARTIAL_PASSED | Used only for memory testing when the test passed, but the end of memory configuration has not yet been reached |
|                                         | STL_FAILED         | Hardware error detection by test module                                                                         |
|                                         | STL_NOT_TESTED     | Test not executed                                                                                               |
|                                         | STL_ERROR          | Test module defensive programming error                                                                         |

表 2. STL返回信息

- 1. Refer to STL Status t definition in Section 7.1: User structures.
- 2. See STL\_TmSTatus\_t in Section 7.1: User structures.

用户应用程序反复应用如下列图所示的调用控制方案,以编程API函数调用序列并管理测试模块的执行顺序。



Legend: STL User

图2. 单一测试控制调用架构

调度器和中断

调度程序可以随时被中断。

# 4.1.2 CPU ARM®核心测试

该 STL 包含以下列出的 CPU 测试模块,以及以下的通用描述(仅作信息参考)的测试能力:

TM1L:实现通用寄存器的轻量模式测试。

• TM7: 执行两个堆栈指针的模式和功能测试: MSP, 和 PSP

• TMCB:实现对APSR状态寄存器的测试。

注意: The STL CPU tests are partitioned in separated test modules. This is not intended to allow partial execution of the overall available CPU TMs. It is intended as a support feature to allow better CPU test scheduling in the end-user applications, for example timing constraints. By default, all available TMs are assumed to be executed.

UM3461 - Rev 1 page 7/58



# CPU Arm® core tests and interrupts

The CPU test modules are interruptible at any time. The TM7 one only applies masking interrupt during the smallest data granularity time. Refer to Section 4.3.4: Interrupt management for detailed information on *CPU* TM7 interrupt management.

#### 4.1.3 Flash memory tests

# **Principles**

The flash test concerns the embedded flash memory of STM32F4 series.

The following structures must be respected to provide correct configuration of the flash memory test.

- Block: a continuous area of 4 bytes (FLASH\_BLOCK\_SIZE), hard coded by STL.
- Section: a continuous area of 1024 bytes (FLASH\_SECTION\_SIZE), hard coded by the STL. This has no
  link with the memory physical sector. The memory is partitioned in sections. The first section starts at the
  first address of the memory, and the following sections are contiguous with each other.
  The user must ensure proper calculation and placement of the CRC checksum for each section that is to
  be checked during the memory integrity test.
- Binary (named 'user program' in Figure 4): a continuous area of code provided by the compiler. It starts at the beginning of a section. It usually ends with an incomplete section when the binary area size is not a multiple of the section size. In all cases, the binary must be 32-bit aligned (see ST *CRC* tool information below).
- Subset: a continuous area of contiguous sections defined by the user. The user application can define one subset or several subsets. A subset has to be defined within a binary area. Its start address has to be aligned with the beginning of a section. It can only include sections with the corresponding precalculated *CRC* values. When the last section of a subset is the last part of the binary, the section may be incomplete. The user application has to align the end of the subset with the end address of the binary area. If a set of complete sections is tested exclusively, the subset end address has to be aligned with the end of the last-tested section.

The subset is calculated as follows:

Subset size = K \* FLASH\_SECTION\_SIZE + L \* FLASH\_BLOCK\_SIZE where:

- K is an integer greater than 0.
- 0 ≤ L < (FLASH\_SECTION\_SIZE / FLASH\_BLOCK\_SIZE) when L > 0 the last section of a binary is incomplete.

The user application defines single or multiple subsets as well as their associated test sequences.

The *STL* implements a test of the flash memory with the following principles (based on actual content of the user configuration structures):

- Tests are performed on sections of one or more subsets defined by the user application.
- Tests are performed either in a row (one shot) or partially in a single atomic step for a number of sections defined by the user application.
- Test results are based on a *CRC* comparison between the computed *CRC* value (calculated during test execution) and an expected *CRC* value (calculated before software binary flashing).

The mandatory steps (for the user application) to perform flash memory tests are:

- Test initialization
- Configuration of one or more subsets
- Execution of the test.

Once all subsets are tested, the user needs to reset the flash memory test module to perform the test again.

In the case of an STL\_ERROR / STL\_FAILED test result, the test module is stuck at the failed memory subset. In this case, deinitalize, initialize and reconfigure the flash memory test prior to running it again.

# **Expected CRC precalculation**

The flash memory test is based either on the embedded hardware *CRC* calculation unit or software *CRC* computation algorithm, which is configurable by a flag. The default configuration is with the *CRC* hardware unit. To use the software *CRC*, the flag STL\_SW\_CRC must be enabled as defined in step 3 in Section 5.5.2: Steps to build an application from scratch. The *CRC* is a 32-bit *CRC* compliant with IEEE 802.3.

UM3461 - Rev 1 page 8/58



CPU Arm® 核心测试和中断

CPU测试模块可以在任何时间中断。TM7模块仅在最小数据粒度时间内应用屏蔽中断。参见第4.3.4节:中断管理,以获取有关*CPU* TM7中断管理的详细信息。

#### 4.1.3 闪存测试

#### 原则

的 闪存测试涉及STM32F4的嵌入式闪存存储器 系列。 以下结构必须遵守、以提供闪存存储器测试的正确配置。

- 块:一个连续的4字节区域(FLASH\_BLOCK\_SIZE),由STL硬编码。
- 章节:一个连续的1024字节区域(FLASH\_SECTION\_SIZE),由S7L硬编码。这与内存物理扇区无关。内存被划分为多个章节。第一个章节从内存的起始地址开始,后续章节彼此连续。用户必须确保在内存完整性测试过程中,对每个需要校验的章节正确计算和放置*CRC*校验和。
- 二进制(在图4中称为"user program"):由编译器提供的连续代码区域。它从节的起始位置开始。当二进制区域大小不是节大小的整数倍时,它通常以不完整节结束。在所有情况下,二进制必须是32位对齐的(参见下方的ST *CRC* 工具信息)。
- 子区域:由用户定义的连续区域,包含相邻的节。用户应用程序可以定义一个子区域或多个子区域。子区域 必须在二进制区域内定义,其起始地址必须与节的起始位置对齐。它只能包含具有相应预先计算的 *CRC* 值 的节。当子区域的最后一个节是二进制文件的最后部分时,该节可能不完整。

用户应用程序必须将子集的结束对齐到二进制区域的结束地址。如果仅对一组完整的节进行测试,则子集结束地址必须与最后测试的节的结束对齐。子集大小计算如下:子集大小=K\*FLASH\_SECTION\_SIZE+L\*FLASH\_BLOCK\_SIZE,其中:-K是大于0的整数。 $-0 \le L < (FLASH_SECTION_SIZE/FLASH_BLOCK_SIZE)$ 当L>0时,二进制的最后一个节是不完整的。用户应用程序定义单个或多个子集及其关联的测试序列。

该 STL 实现了对闪存存储器的测试,以下原理(基于用户配置结构的实际内容):

- 测试是在由用户应用定义的一个或多个子集的部分上进行的。
- 测试要么连续进行(一次性),要么部分地在单一原子步骤中进行,针对由用户应用程序定义的若干部分。
- 测试结果基于计算的 CRC 值(在测试执行期间计算)与预期的 CRC 值(在软件二进制烧录之前计算) 之间的 CRC 比较

执行闪存测试的必经步骤(用于用户应用)是:

- 测试初始化
- 配置一个或多个子集
- 执行测试。
- 一旦所有子集测试完成,用户需要重置闪存内存测试模块以便重新进行测试。

在STL\_ERROR / STL\_FAILED测试结果的情况下,测试模块卡在失败的内存子集。在这种情况下,在再次运行之前,请先对闪存内存测试进行反初始化、初始化和重新配置。

### 预期的CRC预计算

闪存内存测试基于嵌入式硬件*CRC*计算单元或软件*CRC* 计算算法,可通过一个标志配置。默认配置为*CRC*硬件单元。要使用软件*CRC*,必须启用标志STL\_SW\_CRC,如第5.5.2节中定义的步骤3:从零开始构建应用程序的步骤。*CRC*是一个32位*CRC*,符合IEEE 802.3。

UM3461 - Rev 1 page 8/58



Part of the flash memory is reserved for the *CRC* dedicated area, the size of which depends on the flash memory size. This area has a field format where each flash memory section has sufficient reserved space to store a 32-bit *CRC* pattern. The user must ensure that valid *CRC* patterns are calculated and stored in the fields for all the sections to be tested. This is shown in Figure 3.

One expected *CRC* value is precalculated for each contiguous section of a binary, from binary start to binary end. This means that the number of testable sections depends on the binary size. Commonly, the binary area is not aligned with the section size. In that case, the *CRC* check value of the last incomplete section is precalculated and tested exclusively over the section part that overlays the binary area.

#### Preconditions:

- The user program areas have to start at the beginning of a section
- The boundaries of the user program areas must be 32-bit aligned.
- Depending on total flash memory size and on user program size, last program data and first *CRC* data may be both stored in the same flash section (without any overlap). In that case, the *CRC* must be computed on the user program data only, see example 3 in Figure 4.

#### ST CRC tool information

ST provides a *CRC* precalculation tool. This tool is available as a single feature inside the STM32CubeProgrammer (see Section 6.2.2: *CRC* tool set-up), which automatically fills the binary with padding bits (0x00 pattern) for a 32-bit alignment.

Figure 3. Flash memory test: CRC principle

Flash memory

CRC area

Flash memory section (1 Kbyte)

DT49041V2



闪存存储器的一部分被保留用于CRC专用区域,该区域的大小取决于闪存存储器的大小。该区域具有字段格式,其中每个闪存存储器部分都有足够的预留空间以存储一个32位CRC模式。用户必须确保所有待测试的区域的字段中都计算并存储有效的CRC模式。如图3所示。

每个二进制文件的连续段(从二进制开始到二进制结束)都预先计算了一个期望*CRC*值。这意味着可测试的段数量取决于二进制大小。通常,二进制区域与段大小不对齐。在这种情况下,最后一个不完整段的*CRC*校验值会被预先计算,并且仅在覆盖二进制区域的段部分上进行测试。

# 前提条件:

- 用户程序区域必须从段的起始位置开始
- 用户程序区域的边界必须32位对齐。
- 根据总闪存内存大小和用户程序大小,最后的程序数据和最初的 *CRC* 数据可能都被存储在同一个闪存区域( 无重叠)中。在这种情况下,*CRC* 必须仅基于用户程序数据,参见图4中的示例3。

#### ST CRC 工具信息

ST 提供了一个 *CRC* 预计算工具。该工具作为 STM32CubeProgrammer(参见第6.2.2节: *CRC* 工具设置)中的一个独立功能存在,它会自动使用填充位(0x00 模式)对二进制文件进行 32 位对齐。

CRC area

CRC3 CRC2 CRC1

Program area

Section 3

Section 2

Section 1

图3. 闪存测试: CRC 原理

Flash memory

CRC area

CRC value (32-bit)

Flash memory section (1 Kbyte)

UM3461 - Rev 1 page 9/58





Figure 4. Flash memory test: CRC use cases versus program areas

Use case descriptions illustrated in Figure 4:

- Example 1: the user program starts at the ROM\_START address, so CRCs are stored from the CRC START address.
- Example 2: the user program starts at the beginning of a section, but not at ROM\_START. The stored *CRC*s start at the right address of the *CRC* area.
- Example 3: the user program uses the full program area, so the last program data and the first CRC data
  are both stored in the same memory section (without any overlap).
- Example 4: the user program is defined in three separated areas. This requires three separated areas for the CRC data.

#### CRC start address computation:

- Real calculation:
   CRC\_START address = (uint32\_t \*)(ROM\_END 4 \* (ROM\_END + 1 ROM\_START) / (FLASH\_SECTION\_SIZE) + 1); with FLASH\_SECTION\_SIZE = 1024
- Textual translation:
   CRC\_START = ROM\_END (CRC size in bytes) \* (number of the memory sections) + 1

## Flash memory test and interrupts

Flash memory TM is interruptible at any time.

#### 4.1.4 RAM tests

#### **Principles**

The RAM test concerns the embedded SRAM memories of STM32F4 series.

The following structures must be respected to provide correct configuration of the RAM test.

UM3461 - Rev 1 page 10/58





# 图4. 闪存测试: **CRC** 用例与程序区域

# 如图4所示的用例描述:

- 示例1: 用户程序从ROM\_START地址开始,因此CRCs从CRC\_START地址开始存储。
- 示例2:用户程序从一个区的起始位置开始,但不是从ROM\_START开始。存储的*CRC*从*CRC*区域的正确地址开始。
- 示例3:用户程序使用整个程序区域,因此最后的程序数据和第一个*CRC*数据都存储在同一个内存区域(无任何重叠)。
- 示例4: 用户程序定义在三个独立区域中。这需要为CRC数据设置三个独立区域。

#### CRC起始地址计算:

- 实际计算: CRC起始地址 = (uint32\_t \*)(ROM\_END 4 \* (ROM\_END + 1 ROM\_START) / (FLASH\_SECTION\_SIZE) + 1); 其中 FLASH\_SECTION\_SIZE = 1024
- 文本翻译: CRC\_START = ROM\_END (CRC 字节数)\*(内存区的数量)+1

# 闪存测试和中断

闪存 TM 可在任何时间中断。

## 4.1.4 RAM测试

原则

RAM测试涉及STM32F4系列的嵌入式SRAM存储器。必须遵守以下结构以提供正确的RAM测试配置。

UM3461 - Rev 1 page 10/58



- Block: a continuous area of 16 bytes (RAM\_BLOCK\_SIZE), hard coded by the STL (no link with the memory physical sectors).
- Section: a continuous area of 128 bytes (RAM\_SECTION\_SIZE), hard coded by the STL.
- Subset: a continuous area, with the size being a multiple of two blocks and with a 32-bit aligned start address. A subset size is not necessarily a multiple of the section size, because the last part of a subset can be less than one section.
- Subset size = N \* RAM\_SECTION\_SIZE + 2 \* M \* RAM\_BLOCK\_SIZE, where:
  - N is an integer ≥ 0
  - M is an integer 0 ≤ M < 4, when M > 0, the size of the last partial subset not aligned with section size.

The user application defines single or multiple subsets as well as their associated test sequences.

The *STL* implements a RAM memory test with the following principles (based on actual content of the user configuration structures):

- RAM tests are performed on RAM blocks defined by the user application
- RAM tests are performed either in a row (one shot), or partially in a single atomic step for a number of sections defined by the user application
- The test implementation is based on the March C- algorithm

The mandatory steps (for the user application) to perform RAM tests are:

- Initialization of RAM test
- Configuration of one or more RAM subsets
- Execution of the RAM test

Once all subsets are tested, the application must reset the RAM test module in order to perform the test again. In the case of an STL\_ERROR / STL\_FAILED test result, the test module is stuck in the failed memory subset. In this case, deinitialize, initialize and reconfigure the RAM prior to running the test again.

#### **RAM** test and interrupts

The RAM *TM* is interruptible at any time except during the execution of the smallest data granularity block as defined in Section 4.2.5: STL interrupt masking time. This is when the STM32 interrupts and Cortex<sup>®</sup> exceptions with configurable priority are temporarily masked by default. Refer to Section 4.3.4: Interrupt management for detailed information on interrupt management during RAM March-C tests.

## March C- test principle and memory backup principle

The RAM test is based on a March C- algorithm where memory is overwritten by specific patterns and then read back in specific orders. To restore the initial memory content, a backup process is enabled and performed by default. The backup process can be optionally disabled if it is not required. Refer to Section 4.3.7: RAM backup buffer for detailed information on the buffer control and allocation.

UM3461 - Rev 1 page 11/58



- 块:连续的16字节区域(RAM\_BLOCK\_SIZE),由 STL 硬编码(与内存物理扇区无关)。
- 段:一个连续的128字节区域(RAM\_SECTION\_SIZE),由STL硬编码。
- 子集:一个连续区域,其大小是两个块的整数倍,并且起始地址32位对齐。子集的大小不一定是节大小的整数倍,因为子集的最后部分可能小于一个节。
- 子集大小 = N \* RAM\_SECTION\_SIZE + 2 \* M \* RAM\_BLOCK\_SIZE, 其中: N 是整数 ≥ 0 M 是整数 0 ≤ M < 4, 当 M > 0 时,最后一个未对齐于段大小的子集的大小

用户应用定义单个或多个子集以及其相关测试序列。

The STL 实现了一个RAM内存测试,其原理如下(基于用户配置结构的实际内容):

- RAM测试在由用户应用程序定义的RAM块上进行
- RAM测试要么一次性进行,要么在用户应用程序定义的若干部分中,通过单个原子步骤分段执行
- 测试实现基于March C-算法

执行RAM测试的强制步骤(针对用户应用)是:

- 初始化RAM测试
- 配置一个或多个RAM子集
- 执行RAM测试

一旦所有子集测试完成,应用程序必须重置RAM测试模块以重新进行测试。在出现STL\_ERROR / STL\_FAILED测试结果的情况下,测试模块卡在失败的内存子集。在这种情况下,在重新运行测试之前,需要取消初始化、初始化并重新配置RAM。

#### RAM测试和中断

RAM *TM* 可以在任何时间被中断,除了在执行最小数据粒度块时,如第4.2.5节所述: STL中断屏蔽时间。此时,S TM32中断和Cortex®具有可配置优先级的异常会被默认暂时屏蔽。请参阅第4.3.4节:中断管理,以获取有关在RA M March-C测试期间中断管理的详细信息。

## 三月C-测试原理和内存备份原理

RAM测试基于March C-算法,其中内存通过特定模式进行覆盖,然后以特定顺序读取回来。为了恢复初始内存内容,备份过程默认启用并执行。如果不需要,备份过程可以可选禁用。参见第4.3.7节:RAM备份缓冲区,以获取缓冲区控制和分配的详细信息。

UM3461 - Rev 1 page 11/58



Available RAM for subset configuration

RAM\_END@

RAM backup buffer (32 bytes)

Figure 5. RAM test: usage

# 4.2 STL performance data

The data is obtained with the following test set-up:

- STL library compilation details, described in Application: compilation process.
- Projects for performance tests are compiled with IAR Embedded Workbench® for Arm® (EWARM) toolchain v9.40.1
- Compiled software configuration with:
  - HCLK clock set to 84 MHz
  - Flash memory latency set to two wait states
  - Flash prefetch enabled
  - NULCEO-F429ZI (MB1137 Rev B)

# 4.2.1 STL execution timings

A summary of the *STL* execution timings when an optimal default *STL* settings are applied is shown in the following table. The measurements for each *API* are detailed in Section 9: STL: execution timing details.

UM3461 - Rev 1 page 12/58



图5. RAM测试:使用



# 4.2 STL性能数据

数据是通过以下测试设置获得的:

- STL库编译细节,描述于应用:编译过程。
- 用于性能测试的项目使用 IAR Embedded Workbench® for Arm® (EWARM) 工具链 v9.40.1 编译
- 编译软件配置,包含:-HCLK时钟设置为84 MHz
   Flash存储器延迟设置为两个等待状态-Flash预取功能已启用-NULCEO-F429ZI (MB1137 Rev B)

# 4.2.1 标准模板库执行时间

对应用最优默认 STL 设置时的 STL 执行时间的总结如下面的表格所示。每个 API 的测量数据详见第9节:STL:执行时间详情。

UM3461 - Rev 1 page 12/58



Table 3. STL execution timings, clock at 84 MHz

| Tested<br>module                                                                       | Conditions                                      |                   | Result in<br>µs |
|----------------------------------------------------------------------------------------|-------------------------------------------------|-------------------|-----------------|
| CPU                                                                                    | TM1L, TM7, TMCB                                 |                   | 67              |
|                                                                                        | Default configuration (STI_SW_CBC not analysed) | 1 Kbyte tested    | 42              |
| Flash memory STL_SW_CRC enabled                                                        | Default configuration (STL_SW_CRC not enabled)  | 17 Kbytes tested  | 582             |
|                                                                                        | OTL OW ODO stabled                              | 1 Kbyte tested    | 195             |
|                                                                                        | STL_SW_CRC enabled                              | 17 Kbytes tested  | 3183            |
| RAM Default configuration (neither STL_DISABLE_RAM_BCKUP_BU STL_ENABLE_IT are enabled) | ,                                               | 128 bytes tested  | 77              |
|                                                                                        |                                                 | 260 Kbytes tested | 137484          |

# 4.2.2 STL code and data size

The STL code and data sizes are detailed in the following table.

Table 4. STL code size and data size (in bytes)

| Configuration                                                        | Module                    | Flash memory code | Flash memory<br>RO-data | R/W<br>data |
|----------------------------------------------------------------------|---------------------------|-------------------|-------------------------|-------------|
| STL_SW_CRC not enabled, and STL_DISABLE_RAM_BCKUP _BUF not enabled   | stl_user_param_template.o | -                 | 5                       | 44          |
|                                                                      | stl_util.o                | 186               | -                       | 8           |
|                                                                      | stl_lib.a                 | 5064              | 1392                    | 184         |
| STL_SW_CRC enabled, and<br>STL_DISABLE_RAM_BCKUP<br>_BUF not enabled | stl_user_param_template.o | -                 | 2                       | 44          |
|                                                                      | stl_util.o                | 94                | 1                       | 4           |
|                                                                      | stl_lib.a                 | 4712              | 1456                    | 184         |

# 4.2.3 STL stack usage

The minimum stack-available space required by the STL to execute available APIs is 200 bytes.

# 4.2.4 STL heap usage

The STL never uses dynamic allocation, therefore the heap size is independent of the STL.

# 4.2.5 STL interrupt masking time

The STM32 interrupts, and Cortex® exceptions with configurable priority, are masked multiple times by the *STL* during the execution of *CPU* TM7 and RAM tests. As shown in the following table, the maximum interrupt masking time is obtained for a RAM test.

Table 5. STL maximum interrupt masking information

| Tested module | Duration (max)<br>in μs | Steps                                                                                                                                                                                                                       |
|---------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RAM 8         | 8                       | Each execution of STL_SCH_RunRamTM function performs a series of interrupt masking during partial steps of the test at the following time durations:  8  µs for backup buffer +  6  µs for the first RAM block to be tested |
|               |                         | <ul> <li>7 µs for each middle RAM block to be tested<sup>(1)</sup></li> <li>6 µs for the last RAM block to be tested</li> </ul>                                                                                             |
| TM7           | 5                       | Masked twice for 5 µs                                                                                                                                                                                                       |

<sup>1.</sup> Number of RAM blocks (multiple of two RAM\_BLOCK\_SIZE is required) involved with each RAM test execution depends on content of user structures (size of defined subset(s) versus atomic step – see Section 4.1.4: RAM tests)

UM3461 - Rev 1 page 13/58



# 表3. STL执行时间,时钟频率为84 MHz

| Tested<br>module                                                                               | Conditions                                      |                  | Result in<br>µs |
|------------------------------------------------------------------------------------------------|-------------------------------------------------|------------------|-----------------|
| CPU                                                                                            | TM1L, TM7, TMCB                                 |                  | 67              |
|                                                                                                | Default configuration (CTL CW CDC not analysed) | 1 Kbyte tested   | 42              |
| Flash memory STL_SW_CRC enabled                                                                | Default configuration (STL_SW_CRC not enabled)  | 17 Kbytes tested | 582             |
|                                                                                                | OTL OW ODO southed                              | 1 Kbyte tested   | 195             |
|                                                                                                | STL_SW_CRC enabled                              | 17 Kbytes tested | 3183            |
| Default configuration (neither  RAM STL_DISABLE_RAM_BCKUP_BUF, nor  STL_ENABLE_IT are enabled) | ,                                               | 128 bytes tested | 77              |
|                                                                                                | 260 Kbytes tested                               | 137484           |                 |

# 4.2.2 STL代码和数据大小 STL代码和数据大小详见下表

e.

| Configuration                                                      | Module                    | Flash memory code | Flash memory<br>RO-data | R/W<br>data |
|--------------------------------------------------------------------|---------------------------|-------------------|-------------------------|-------------|
| STL_SW_CRC not enabled, and STL_DISABLE_RAM_BCKUP _BUF not enabled | stl_user_param_template.o | -                 | 5                       | 44          |
|                                                                    | stl_util.o                | 186               | -                       | 8           |
|                                                                    | stl_lib.a                 | 5064              | 1392                    | 184         |
| STL_SW_CRC enabled, and STL_DISABLE_RAM_BCKUP                      | stl_user_param_template.o | -                 | 2                       | 44          |
|                                                                    | stl_util.o                | 94                | 1                       | 4           |
| _BUF not enabled                                                   | stl_lib.a                 | 4712              | 1456                    | 184         |

表4. STL代码大小和数据大小(字节)

# 4.2.3 STL 栈使用

v2 执行可用的 API 所需的最小栈可用空间是 200 字节。

# 4.2.4 STL堆使用

STL 从不进行动态内存分配,因此堆大小与 STL 无关。

# 4.2.5 STL 中断屏蔽时间

STM32中断,以及具有可配置优先级的Cortex®异常,在执行*CPU* TM7和RAM测试期间被*STL* 多次屏蔽。如下面的表格所示,RAM测试的最大中断屏蔽时间是取得的。

表5. STL 最大中断屏蔽信息

| Tested module | Duration (max) in μs | Steps                                                                                                                                                                                                                                                                                                                |
|---------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RAM           | 8                    | Each execution of STL_SCH_RunRamTM function performs a series of interrupt masking during partial steps of the test at the following time durations:  8  µs for backup buffer +  6  µs for the first RAM block to be tested  7  µs for each middle RAM block to be tested  6  µs for the last RAM block to be tested |
| TM7           | 5                    | Masked twice for 5 μs                                                                                                                                                                                                                                                                                                |

<sup>1.</sup> Number of RAM blocks (multiple of two RAM\_BLOCK\_SIZE is required) involved with each RAM test execution depends on content of user structures (size of defined subset(s) versus atomic step – see Section 4.1.4: RAM tests)

UM3461 - Rev 1 page 13/58



#### 4.3 STL user constraints

The end user needs to consider interference between the application and the *STL*. The consequences of ignoring this are possible false *STL* error reporting, and/or application software execution issues.

Accordingly, to prevent any interference the application software and the *STL* integration must comply with each constraint listed in this section.

#### 4.3.1 Privileged-level

The CPU TM7 and the RAM TM must be executed with privileged level, in order to be able to modify certain core registers (for example the PRIMASK register) else these TMs return STL ERROR.

# 4.3.2 RCC resources

During *STL* execution, the RCC is configured to always provide a clock to the *CRC* hardware unit during *STL* initialization and optionally during *STL* Flash test module execution. This means that:

- when the STL returns, it restores the user RCC clock setting (enabled or disabled) for the CRC unit.
- the user application should be careful when configuring the RCC during STL execution by saving/restoring the STL settings.

#### 4.3.3 CRC resources

The STM32 CRC hardware unit is used during STL execution in two different cases:

- During execution of STL initialization (function STL\_SCH\_Init), the use of the CRC hardware unit in this
  phase cannot be modified by the application software, so the STL\_SW\_CRC flag has no impact during
  execution of the STL\_SCH\_Init function.
- During execution of the flash memory test module, the application can choose between hardware and software calculation of the CRC checksums by means of the STL\_SW\_CRC flag. By default, hardware CRC is used (the STL\_SW\_CRC flag is disabled).

The use of hardware CRC means that:

- Before calling the *STL*, the user must save any specific CRC unit configuration. The user configuration has to be restored after the *STL* execution.
- During the *STL* execution, the hardware unit is configured and used for *STL* needs (the user application must save/restore the *STL* settings when using the unit while interrupting the *STL* execution).

# 4.3.4 Interrupt management

# Escalation mechanism - Arm® Cortex® behavior reminder

When the *STL* disables STM32 interrupts, and Cortex<sup>®</sup> exceptions with configurable priority, remember that an Arm<sup>®</sup> Cortex<sup>®</sup> escalation to HardFault might occur. In this case, the HardFault handler is called instead of the fault handler.

#### **Interrupt and CPU TM7**

By default, the STM32 interrupts and Cortex<sup>®</sup> exceptions with configurable priority are temporarily masked during the *CPU* TM7 execution within smallest data granularity (a few instruction blocks), except if the user application activates the STL\_ENABLE\_IT compilation switch (see Section 5.5.2: Steps to build an application from scratch).

If the STL\_ENABLE\_IT flag is activated, the correct STL CPU TM7 behavior is not guaranteed. The end user is responsible for managing interferences between the *STL* and its application software that could lead the *STL* to generate false test error reporting or not to detect hardware failures.

#### Interrupt and RAM March C- tests

By default, the STM32 interrupts and Cortex® exceptions with configurable priority are masked during the *RAM* March C- tests, except if the user application activates the STL\_ENABLE\_IT compilation switch (see Section 5.5.2: Steps to build an application from scratch).

If the STL\_ENABLE\_IT flag is activated:

UM3461 - Rev 1 page 14/58



# 4.3 STL用户约束

终端用户需要考虑应用程序与STL之间的干扰。忽略此可能导致错误的STL错误报告,以及/或应用程序软件执行问题。因此,为防止任何干扰,应用程序软件与STL集成必须遵守本节中列出的每一项约束。

#### 4.3.1 优先级级别

CPU TM7 和 RAM TM 必须以特权级别执行,以便能够修改某些核心寄存器(例如PRIMASK寄存器),否则这些T Ms会返回STL ERROR。

# 4.3.2 RCC资源

在STL执行期间,RCC被配置为始终为CRC硬件单元在STL 初始化期间以及可选地在STL Flash测试模块执行期间提供时钟。这意味着:

- 当 STL 返回时,它会恢复 CRC 单元的用户 RCC 时钟设置(启用或禁用)
- 用户应用程序在STL执行期间配置RCC时应注意保存/恢复STL设置。

#### 4.3.3 CRC资源

STM32 CRC硬件单元在STL执行期间用于两种不同的情况:

- 在执行 STL 初始化(函数 STL\_SCH\_Init)时,此阶段中 CRC 硬件单元的使用不能被应用程序软件修改,因此在执行 STL\_SCH\_Init 函数期间,STL\_SW\_CRC 标志没有影响。
- 在执行闪存存储器测试模块时,应用程序可以通过STL\_SW\_CRC标志在硬件和软件计算*CRC*校验和之间进行选择。默认情况下使用硬件CRC(STL\_SW\_CRC标志被禁用)。

## 使用硬件CRC意味着:

- 在调用 STL 之前,用户必须保存任何特定的CRC单元配置。用户配置有在STL执行之后将被恢复。
- 在STL执行期间,硬件单元被配置并用于STL需求(用户应用程序在使用该单元中断STL执行时必须保存/恢复STL设置)。

#### 4.3.4 中断管理

升级机制 - Arm® Cortex® 行为提醒

当 STL 禁用 STM32 中断,并且 Cortex® 可配置优先级的异常时,请注意可能会发生 Arm® Cortex® 升级到 HardFault 的情况。在这种情况下,调用 HardFault 处理程序而不是故障处理程序。

#### 中断和CPU TM7

默认情况下,在最小数据粒度(几个指令块)内执行 *CPU* TM7 时,STM32 中断和具有可配置优先级的 Cortex® 异常会被暂时屏蔽,除非用户应用程序激活了 STL\_ENABLE\_IT 编译开关(参见第5.5.2节:从零开始构建应用程序的步骤)。

如果STL\_ENABLE\_IT标志被激活,无法保证STL CPU TM7的正确行为。最终用户需负责管理STL与其应用软件之间的干扰,这些干扰可能导致STL生成错误的测试错误报告或无法检测硬件故障。

#### 中断和RAM March C- 测试

默认情况下,在*RAM* March C-测试期间,STM32中断和具有可配置优先级的Cortex®异常会被屏蔽,除非用户应用程序激活了STL\_ENABLE\_IT编译开关(参见第5.5.2节:从零开始构建应用程序的步骤)。

如果激活了STL\_ENABLE\_IT标志:

UM3461 - Rev 1 page 14/58



- The correct *STL RAM* test behavior is not guaranteed, as the application may overwrite the STL-tested *RAM* content during its interrupt treatment. The end user is responsible for managing interferences between the STL and its application software that could lead the *STL* to generate false *RAM* test error reporting.
- The behavior of the user application software can be compromised. Wrong data may be read or used from *RAM* locations that are being modified by the *STL* March C- test.

#### Interrupt and general purpose registers

During *STL* execution, the application must save and restore the general-purpose registers in the STM32 interrupt and Cortex<sup>®</sup> exception with configurable priority service routine to ensure correct *STL* behavior and prevent any false error reporting.

#### How STL masks the interrupts

To mask the interrupts, the *STL* sets the PRIMASK register bit to 1. Setting this bit to 1 boosts the current execution priority to 0, preventing the activation of all exceptions with configurable priority. Thus when the current execution priority is boosted to a particular value, all exceptions with a lower or equal priority are masked.

#### 4.3.5 DMA

The application must manage the DMA to avoid unwanted accesses to the RAM bank during the *STL* March C-test. In this case:

- DMA writes can disturb the STL test causing false error reporting
- DMA reads can return wrong data due to STL overwrites to DMA dedicated RAM sections.

# 4.3.6 Supported memories

The *STL* memory tests provided (Flash TM and RAM TM) must only be executed on STM32 internal embedded memories. The *STL* library flow must be executed from the internal embedded memory only.

# 4.3.7 RAM backup buffer

The backup process is enabled by default during RAM tests to preserve the RAM content. The user must then reserve a specific area for the RAM backup buffer at compilation time which must be allocated outside RAM subset configuration. There is only one RAM backup buffer defined for the test. The RAM backup buffer area is also tested by the March C- algorithm each time a RAM run test is called (prior to any subset defined by the user is tested).

The backup process can be optionally disabled either permanently by activating the compilation switch STL\_DISABLE\_RAM\_BCKUP\_BUF (see Section 5.5.2: Steps to build an application from scratch) or temporarily suppressed by specific control sequence (see note below). In this case, it is the resposibility of the end-user to guarantee that the application software does not consume data destroyed by the March C- test. This option can be used to speed up testing of those RAM areas where users do not need to preserve the memory content.

Note: For a temporary suppression of the RAM backup buffer, the user must follow a set sequence:

- 1. Change the STL\_pRamTmBckUpBuf variable value to overwrite it by NULL, while keeping a backup of the original value (default value stored by the STL).
- 2. The RAM test must then be restarted. To do so the user can use one of the APIs which force the RAM test into either RAM\_IDLE or RAM\_INIT state (see state diagrams in Section 7.3: State machines).

To remove the backup suppression, the user must perform the same steps as above while restoring the default value of STL pRamTmBckUpBuf to its original value and reinitialize the RAM test.

# 4.3.8 Memory mapping

Due to the RAM test module and March C method design, the user must ensure that the "read only" data of the *STL* is located in the flash memory. This must be done via a proper adaptation of the associated linker file . The examples below are for EWARM and STM32CubeIDE.

# **EWARM** .icf file adaptation example

place in ROM\_region { readonly };

UM3461 - Rev 1 page 15/58



- 正确的STL RAM测试行为无法保证,因为应用程序可能在中断处理过程中覆盖STL测试的RAM内容。最终用户需负责管理STL与其应用程序软件之间的干扰,以防止STL生成错误的RAM测试错误报告。
- 用户应用程序软件的行为可能被破坏。错误数据可能被从 RAM正在被STL三月C-测试修改的位置。

#### 中断和通用寄存器

在 STL 执行期间,应用程序必须保存和恢复通用寄存器,以在STM32中断和Cortex®异常的可配置优先级服务例程中确保正确的 STL 行为并防止任何误报错误。

#### 如何 STL 屏蔽中断

为了屏蔽中断,STL将PRIMASK寄存器位设置为1。将此位设置为1会将当前执行优先级提升至0,防止激活所有具有可配置优先级的异常。因此,当当前执行优先级被提升至特定值时,所有具有较低或相等优先级的异常均被屏蔽

#### 4.3.5 直接内存访问

应用程序必须管理DMA,以避免在RAM银行期间的未授权访问, STL March C-测试。在这种情况下:

- · DMA写入可能会干扰STL测试,导致错误的错误报告
- DMA读取可能会返回错误数据,由于STL对DMA专用RAM区域的覆盖写入。

# 4.3.6 支持的内存

提供的 STL 内存测试( $Flash\ TM\ 和\ RAM\ TM$ )必须仅在 STM32 内部嵌入式内存上执行。提供的 STL 库流程必须仅从内部嵌入式内存执行。

# 4.3.7 RAM备份缓冲区

备份过程在RAM测试期间默认启用以保留RAM内容。用户必须在编译时保留特定区域作为RAM备份缓冲区,该区域必须在RAM子集配置之外分配。为测试仅定义了一个RAM备份缓冲区。每次调用RAM运行测试时,RAM备份缓冲区区域也会通过March C-算法进行测试(在用户定义的任何子集被测试之前)。

备份过程可以通过激活编译开关 STL\_DISABLE\_RAM\_BCKUP\_BUF(参见第5.5.2节:从零开始构建应用程序的步骤)永久禁用,或者通过特定的控制序列暂时抑制(参见下方注释)。在这种情况下,最终用户需确保应用程序软件不会消耗March C测试中被破坏的数据。此选项可用于加速那些用户不需要保留内存内容的RAM区域的测试。

#### Note: For a temporary suppression of the RAM backup buffer, the user must follow a set sequence:

- 1. Change the STL\_pRamTmBckUpBuf variable value to overwrite it by NULL, while keeping a backup of the original value (default value stored by the STL).
- 2. The RAM test must then be restarted. To do so the user can use one of the APIs which force the RAM test into either RAM IDLE or RAM INIT state (see state diagrams in Section 7.3: State machines).

To remove the backup suppression, the user must perform the same steps as above while restoring the default value of STL pramTmBckUpBuf to its original value and reinitialize the RAM test.

#### 4.3.8 内存映射

由于RAM测试模块和March C方法设计,用户必须确保STL的"只读"数据位于闪存存储器中。这必须通过相关链接器文件的适当调整来完成。以下示例适用于EWARM和STM32CubeIDE。

EWARM .icf 文件适配示例

place in ROM\_region { readonly };

UM3461 - Rev 1 page 15/58



## STM32CubeIDE .ld file adaptation example

```
.rodata : {
.....
} >ROM
```

Note:

Usually the default configuration locates "read only" data in flash memory.

#### 4.3.9 Processor mode

The STL CPU TM7 must be executed in thread mode in order to set the active stack pointer to the process stack pointer. If the STL is not executed in thread mode, the CPU TM7 returns STL ERROR.

# 4.4 End-user integration tests

This section describes the mandatory tests to be executed by the end user during the verification phase. These tests guarantee that the *STL* is correctly integrated in the application software.

#### 4.4.1 Test 1: correct STL execution

The end user must use the expected function-return value and the expected test-module result value (see Section 7.2: User APIs) to check that each planned diagnostic function has been correctly executed. This concerns both the test modules execution and all their configuration actions.

# 4.4.2 Test 2: correct STL error-message processing

The end user must check that any error information produced by the *STL* function-return and test-module result values is correctly interpreted as unexpected behavior, and correctly handled in its application software. Error information refers to values different to the expected value, see Section 7.2: User APIs). During the verification, the artificial-failing feature must be used to emulate the generation of incorrect test-module result values related to associated individual software diagnostics (*CPU* tests, RAM test, flash memory test), for each of the individual functions used.

This process cannot be considered as an exhaustive simulation of actual *CPU* failures on real devices but rather a testing interface of the implemented *API*s.

Note:

In some circumstances, experts performing the safety assessment of final systems embedding the STL might require exhaustive simulation to demonstrate STL capability to capture corruption of STM32 registers or memories injected intentionally during debugging the STL code. To perform these tests is practically impossible for any end user due to STL object delivery format. This specific testing was done for all the provided TMs during the STL certification process and its passing is recorded at internal test reports and guaranteed by the valid certificate issued for this ST firmware.

UM3461 - Rev 1 page 16/58



#### STM32CubeIDE.ld 文件自定义示例

.rodata : { · · ·

#### ···} >只读存储器 Note:

Usually the default configuration locates "read only" data in flash memory.

#### 4.3.9 处理器模式

The *STL CPU* TM7 must be executed in thread mode in order to set the active stack pointer to the process stack pointer. If t he *STL* is not executed in thread mode, the *CPU* TM7 returns STL\_ERROR.

# 4.4 终端用户集成测试

本节描述了终端用户在验证阶段必须执行的强制性测试。这些测试确保 STL 正确集成在应用程序软件中。

### 4.4.1 测试1: 正确的STL执行

终端用户必须使用预期的函数返回值和预期的测试模块结果值(参见第7.2节:用户API)来检查每个计划的 诊断功能是否已正确执行。这涉及测试模块的执行及其所有配置操作。

# 4.4.2 测试2: 修复STL错误信息处理

终端用户必须检查由 STL 函数返回和测试模块结果值产生的任何错误信息是否被正确解释为异常行为,并在其应用软件中正确处理。错误信息指与预期值不同的值,参见第7.2节:用户API)。在验证过程中,必须使用人工故障功能来模拟生成与相关个别软件诊断(CPU 测试,RAM 测试,闪存内存测试)相关的错误测试模块结果值,针对每个使用的个别功能。

此过程不能被视为对实际 CPU 故障在真实设备上的全面模拟,而更像已实现的 API 的测试接口。

Note:

In some circumstances, experts performing the safety assessment of final systems embedding the STL might require exhaustive simulation to demonstrate STL capability to capture corruption of STM32 registers or memories injected intentionally during debugging the STL code. To perform these tests is practically impossible for any end user due to STL object delivery format. This specific testing was done for all the provided TMs during the STL certification process and its passing is recorded at internal test reports and guaranteed by the valid certificate issued for this ST firmware.

UM3461 - Rev 1 page 16/58



# 5 Package description

This section details the X-CUBE-CLASSB-F4 expansion package content and its correct use.

# 5.1 General description

X-CUBE-CLASSB-F4 is a software expansion package for STM32F4 series microcontrollers.

It provides a complete solution that helps end customers to build a safety application:

- An application-independent software test library is available:
  - partly as object code: STL Lib.a, the library itself
  - partly as source file: stl user param template.c and stl util.c
  - with three header files: stl\_stm32\_hw\_config.h, stl\_user\_api.h, and stl\_util.h
- A user application example, available as source code.

X-CUBE-CLASSB-F4 has been ported on the products listed in Section 3.2: Supported products.

The software expansion package includes a sample application that the developer can use to start experimenting with the code. It is provided as a zip archive containing both source code and library.

The following integrated development environments are supported:

- IAR Embedded Workbench® for Arm® (EWARM)
- Keil<sup>®</sup> microcontroller development kit (MDK-ARM)
- STM32CubeIDE.

# 5.2 Architecture

The components of the X-CUBE-CLASSB-F4 expansion package are illustrated in Figure 6.

Figure 6. Software architecture overview



#### 5.2.1 STM32Cube HAL

The *HAL* driver layer provides a simple, generic, multi-instance set of *API*s (application programming interfaces) to interact with the upper layers (application, libraries, and stacks).

It comprises generic and extension *APIs*. It is directly built around a generic architecture and allows the layers that are built upon, such as the middleware layer, to implement their functionalities without dependencies on the specific hardware configuration of a given microcontroller.

This structure improves the library code re-usability and guarantees an easy portability to other devices.

UM3461 - Rev 1 page 17/58



# 五 软件包描述

本节详细说明了 X-CUBE-CLASSB-F4 扩展包内容及其正确使用方法。

# 5.1 一般描述

X-CUBE-CLASSB-F4 是用于 STM32F4 系列微控制器的软件扩展包。它提供了一套完整的解决方案,帮助终端客户构建安全应用:

- 一个与应用程序无关的软件测试库可供使用:
  - 部分作为目标代码: STL\_Lib.a, 库本身 部分作为源文件: stl\_user\_param\_template.c 和 stl\_util.c
  - 包含三个头文件: stl\_stm32\_hw\_config.h、stl\_user\_api.h 和 stl\_util.h
- 一个用户应用程序示例,可作为源代码获取。

X-CUBE-CLASSB-F4 已移植到第 3.2 节列出的受支持产品中。软件扩展包包含一个示例应用程序,开发者可以使用它来开始对代码进行实验。它以包含源代码和库的 zip 存档形式提供。以下集成开发环境受支持:

- IAR嵌入式工作台® 用于ARM® (EWARM)
- Keil® 微控制器开发套件 (MDK-ARM)
- STM32CubeIDE

# 5.2 架构

X-CUBE-CLASSB-F4扩展包的组件如图6所示。

图6. 软件架构概览



# 5.2.1 STM32Cube HAL

The *HAL* 驱动层提供一个简单、通用、多实例的 *API* 集合(应用程序编程接口),以与上层(应用、库和堆栈)进行交互。

它包括通用和扩展 API 架构。它直接基于通用架构构建,并允许其上构建的层(例如中间件层)实现其功能,而无需依赖特定微控制器的硬件配置。

这种结构 improv es 库代码的可重用性,并保证易于移植

与其他设备的兼容性

UM3461 - Rev 1 page 17/58



# 5.2.2 Board support package (BSP)

The software package needs to support the peripherals on the STM32 boards, apart from the MCU. This software is included in the board support package (BSP). This is a limited set of *API*s that provides a programming interface for some specific board components, such as the LED and the user button.

#### 5.2.3 STL

A significant part of the *STL*, available at middleware level, is a black box that manages the software-based diagnostic test. It is independent from the *HAL*, *BSP*, and *CMSIS*, even if the *STL* integration example relies on some *HAL* drivers.

#### 5.2.4 User application example

Reference projects provided in the example show how to integrate a possible sequence of the *STL* test module calls into an application when adopting different IDEs, verify the returns of the *API*s, and emulate their failure responses artificially. Additionally, a specific module for testing the clock system by applying a monitoring method compliant with the "*Class B*" standard requirements is included with a full source code to extend the available library set. It demonstrates how the library can be extended by specific tests or modules entirely defined by the end user.

The example also shows a possible way to differentiate between the overall initial startup test and the sequence of partial tests performed periodically during application runtime.

# 5.2.5 STL integrity

The integrity of the STL content is ensured by hash SHA-256.

UM3461 - Rev 1 page 18/58



# 5.2.2 板级支持包 (BSP)

该软件包需要支持STM32开发板上的外设,除了MCU。该软件包含在板级支持包(BSP)中。这是一个有限的API集合,为某些特定的板级组件(如LED灯和用户按钮)提供编程接口。

#### 5.2.3 标准模板库

在中间件层中可获得的STL的一个重要部分是一个管理基于软件的诊断测试的黑箱。它独立于HAL、BSP和CMSIS,即使STL的集成示例依赖于某些HAL驱动程序。

#### 5.24. 用户应用示例

示例中提供的参考项目展示了如何在采用不同IDE时,将可能的STL测试模块调用序列集成到应用程序中,验证 API的返回值,并人工模拟其失败响应。此外,通过应用监控方法对时钟系统进行测试的专用模块

符合 "Class B" 标准要求的包含完整的源代码以扩展可用的库集合。它展示了库如何通过由最终用户完全定义的特定测试或模块进行扩展。

该示例还展示了一种可能的方法,用于区分整体初始启动测试与在应用程序运行期间定期执行的部分测试序列。

#### 5.2.5 STL完整性

STL内容的完整性通过哈希SHA-256确保。

UM3461 - Rev 1 page 18/58



#### 5.3 Folder structure

A top-level view of the structure is shown in Figure 7.

Figure 7. Project file structure



# 5.4 APIs

#### 5.4.1 Compliance

### Interface compliance

The library part of the *STL*, not delivered in source code, has been compiled with IAR Embedded Workbench® for Arm v9.30.1. The compilation is done with --aeabi and --guard\_calls compilation options to fulfill AEABI compliance as described in "AEABI compliance" of the EWARM help section.

UM3461 - Rev 1 page 19/58

70007



## 5.3 文件夹结构

如图7所示,结构的顶层视图。

Figure 7. Project file structure



## 5.4 应用程序编程接口

#### 5.4.1 合规

接口符合性

库部分的 STL,未包含在源代码中,已使用 IAR Embedded Workbench® for Arm v9.30.1 编译。编译过程中使用了 -- aeabi 和 --guard\_calls 编译选项,以满足 AEABI 合规性,如 EWARM 帮助部分的"AEABI compliance"所述。

UM3461 - Rev 1 page 19/58

1



To comply with the IEC 61508 functional safety standard, the industrial version of the self test library (X-CUBE-STL) certified by TUV was compiled by safety certified EWARMFS version of the IAR<sup>™</sup> compiler exclusively. Sources of this X-CUBE-CLASSB self test library dedicated to home appliances are based on a subset of modules taken from the industrial version of the library and have been adapted to comply with the IEC 60730-1 standard. This library can be linked-against any standard C-compiler.

#### Safety guidelines

To fulfill the safety guidelines compliance as described in the IAR Embedded Workbench® safety guide (advice 2.1-1, 2.2-5, 2.4-1a and 5.4-3) and the Keil® safety manual (§4.9.2), the compliance is done with --strict, --remarks, --require prototypes and --no unaligned access compilation options.

#### Library compliance

The library part of the STL (not delivered in source code) is compliant with C standard library ISO C99. It has been compiled with the IAR<sup>TM</sup> option. Language C dialect = Standard C.

#### Arm® compiler C toolchain vendor/version independency

The STL user API refers only to the "uint32 t" and "enum" C types:

- "uint32 t" C type is a fixed type size of 32 bits according to C standard C99
- "enum" C type size, according to C standard C99, is defined by the implementation. It must be able to represent the values of all the enumeration members. In the *STL* interface, the enum type values are unsigned integers, smaller than or equal to (2<sup>32</sup> 1). The user must ensure that the enum type value can hold a 32-bit value.

#### 5.4.2 Dependency

The STL library calls the memset standard C library function.

Furthermore, the IAR $^{\text{TM}}$  EWARM toolchain compiler is used to compile the STL library. This compiler may, under some circumstances, call the following standard C library functions: memcpy, memset, and memclr. This behavior is intrinsic to the IAR $^{\text{TM}}$  EWARM toolchain compiler. It is not possible to disable or avoid it.

As a result, when linking the *STL* library the user must ensure that these standard C library functions are defined. The user can use either the functions provided by the toolchain or the user ones.

#### 5.4.3 Details

Detailed technical information about the available *API*s can be found in Section 7.2: User APIs, where the functions and parameters are described.

#### 5.5 Application: compilation process

#### 5.5.1 Steps to build a delivered STL example

- 1. Install the ST *CRC* tool (see Section 6.2.2: *CRC* tool set-up) or other *CRC* tool that generate an adequate structure necessary for proper execution of the flash test.
- 2. Project choice: Select a project example and open it.
- 3. Project build: Launch the build which compiles the binary and post build command invokes *CRC* tool to calculate and allocate the *CRC* results. In case of error, check the *CRC* tool path. For details see Section 5.5.2: Steps to build an application from scratch.
- 4. Load the compiled binary.
- 5. Execute.

Boot the board and check the result:

- LED toggles quickly and regularly: test result is as expected.
- LED toggles irregularly: there is an error.

If any test returns a failure result, the LED flashes once every 2 sec. If the *STL* detects a defense programming error, the LED flashes once every 4 sec.

UM3461 - Rev 1 page 20/58



为符合IEC 61508功能安全标准,该自检库(X-CUBE- STL)的工业版本经TUV认证,仅由安全认证的IAR™编译器EWARMFS版本编译。此X-CUBE-CLASSB自检库的源代码专用于家电,基于工业版本库中的一组模块,并已进行调整以符合IEC 60730-1标准。此库可以与任何标准C编译器链接。

#### 安全指南

为符合如IAR Embedded Workbench®安全指南(指南中的建议2.1-1、2.2-5、2.4-1a和5.4-3)及Keil®安全手册(§4.9.2)所述的安全指南,采用--strict、--remarks、--require\_prototypes和--no\_unaligned\_access编译选项来实现符合性

#### 图书馆合规

库部分的 STL(未包含在源代码中)符合ISO C99标准库。它使用 $IAR^{TM}$ 选项进行编译。C语言方言 = 标准C。

Arm® 编译器C工具链 厂商/版本独立性

The STL用户 API 仅指 C语言中的 "uint32 t" 和 "enum" 类型:

- "uint32 t" C类型根据C99标准具有固定的32位类型大小。
- "枚举"类型大小,根据C标准C99,由实现定义。它必须能够表示所有枚举成员的值。在S7L接口中,枚举类型值为无符号整数,小于或等于(232-1)。用户必须确保枚举类型值能够容纳32位值。

#### 五.四.二 依赖{v\*}

The STL library 调用 memset 标准 C 库函数

此外,还使用IAR™ EWARM工具链编译器来编译 *STL* 库。该编译器可能在某些情况下调用以下标准C库函数: m emcpy, memset, 和 memclr。这种行为是IAR™ EWARM工具链编译器的固有特性。无法禁用或避免。

因此,在链接 STL 库时,用户必须确保这些标准 C 库函数被定义。用户可以使用工具链提供的函数或自定义的函数。

#### 5.4.3 详情 {v\*}

有关可用的 API 的详细技术信息、请参见第7.2节: 用户API, 其中描述了函数和参数。

### 5.5 应用:编译过程

#### 5.5.1 构建提供的STL示例的步骤

1. 安装ST CRC工具(参见第6.2.2节: CRC工具设置)或其他CRC工具生成足够的 执行闪存测试所需的结构。2. 项目选择:选择一个项目示例并打开它。3. 项目构建:启动构建,该构建 会编译二进制文件,并在构建后命令中调用 CRC 工具以计算和分配 CRC 结果。出现错误时,请检查 CRC 工具路径。详情请参见 第5.5.2节:从零开始构建应用程序的步骤。4. 加载编译后的二进制文件。5. 执行。

#### 启动板卡并检查结果:

- LED快速且规律地切换:测试结果符合预期。
- LED异常切换:存在错误。

如果任何测试返回失败结果,LED 每 2 秒闪烁一次。如果 STL 检测到防御编程错误,LED 每 4 秒闪烁一次。

UM3461 - Rev 1 page 20/58



The FailSafe\_Handler procedure is then called with a parameter keeping the identification code of the failed module

Note:

The codes definitions are given in the <code>stl\_user\_api.h</code> file, in the case of a defensive programing failure, the <code>DEF\_PROG\_OFFSET</code> is added to the module code. User can adapt or extend the set of definitions applied by the STL example there.

#### 5.5.2 Steps to build an application from scratch

To build an application from scratch, follow the steps listed below:

- 1. Create new application project with a suitable directory structure and with all the appropriate packages. Use STM32CubeMX tool to make it automatically.
- 2. If any automated include options of the *STL* in the project is not supported by the STM32CubeMX tool, copy and paste the content of the ...Middleware\ST\STM32\_Safety\_STL directory from the delivered *STL* example into the application project directories structure. Refer to Section 5.3: Folder structure. In this case, modify the project setting manually while following the next steps:
  - Add all the STL source files located at the Src directory into the project.
  - Assign the Inc directory as an additional include path to be listed in the project settings.
  - Force the linker to include the library object file located at the Lib directory as an additional library.

Note:

This second step is necessary only when no automatic including option is supported by the CubeMX tool else it is fully performed by the tool - then there is no need for any manual intervention as described above - user can leave them out and continue by Step 3

- 3. If needed, add the next optional preprocessor compilation switches at project settings:
  - Option to enable STL\_DISABLE\_RAM\_BCKUP\_BUF, if the RAM backup buffer is not used (in this case
    the RAM data of the tested subsets are destroyed). If not activated, the RAM backup buffer is used by
    default. In such cases, the "backup\_buffer\_section" section must be defined in the linker scatter file.
  - Option to enable STL\_SW\_CRC: this is where the user application selects the software CRC. If not
    activated, the hardware CRC calculation is used by default.
  - Option to enable STL\_ENABLE\_IT: this is where the user application enables the STM32 interrupts during the CPU TM7, and RAM test. If not activated, the interrupts are masked during these tests. See Section 4.3.4: Interrupt management and Section 4.1.4: RAM tests.
- 4. Check the configuration of the flash memory density.

  It is mandatory to set the correct range of the memory for the project at stl\_user\_param\_template.c file.

  Update the STL\_ROM\_END\_ADDR there especially to ensure coherency with the associated linker scatter file and the CRC tool script (see step 6.).
- 5. Develop the user *STL* flow control. It is done by implementing the proper sequence of *API* calls repeated at periodical cycles, as required by the defined safety task.

  It is mandatory to ensure a proper filling of all the associated user structures to control the memory tests and apply a correct check of the *STL* return information. Refer to Section 7: STL: User APIs and state machines.
- 6. Apply the *CRC* tool to build the *CRC* area content necessary for the *CRC* calculation. Refer to Section 6.2.2: *CRC* tool set-up.
  - Execute a proper command line of the STM32CubeProgrammer. This can be done automatically within the compilation process by invoking the IDE post build feature action as seen in Figure 8 and Figure 9.
- 7. Compile, load, and execute the binary.

Artificial failing APIs can be used to debug a correct behavior of the programmed STL flow if the STL detects a hardware failure.

UM3461 - Rev 1 page 21/58



则调用 FailSafe\_Handler 过程,该过程使用一个参数保存失败模块的识别码

Note:

The codes definitions are given in the <code>stl\_user\_api.h</code> file, in the case of a defensive programing failure, the <code>DEF\_PROG\_OFFSET</code> is added to the module code. User can adapt or extend the set of definitions applied by the STL example there.

#### 5.5.2 从零开始构建应用程序的步骤

要从头开始构建应用程序,请按照以下步骤操作: 1. 创建一个具有合适目录结构和所有适当包的新应用程序项目。使用STM32CubeMX工具自动完成此操作。2. 如果项目中任何STL的自动包含选项不被STM32CubeMX工具支持,请将交付的STL 示例中的...Middleware\ST\STM32\_Safety\_STL目录内容复制并粘贴到应用程序项目的目录结构中。参见第5.3节:文件夹结构。在这种情况下,按照以下步骤手动修改项目设置: -将Src目录中的所有STL源文件添加到项目中。-将Inc目录设置为项目设置中的附加包含路径。-强制链接器将Lib目录中的库对象文件作为附加库包含。

Note:

This second step is necessary only when no automatic including option is supported by the CubeMX tool else it is fully performed by the tool - then there is no need for any manual intervention as described above - user can leave them out and continue by Step 3

3. 如有需要,在项目设置中添加以下可选预处理器编译开关: - 启用STL\_DISABLE\_RAM\_BCKUP\_BUF选项,如果未使用RAM备份缓冲区(在此情况下,被测试子集的RAM数据将被销毁)。若未激活,将默认使用RAM备份缓冲区。在这种情况下,必须在链接器分散文件中定义"backup\_buffer\_section"段。- 启用STL\_SW\_CRC选项: 这是用户应用程序选择软件 *CRC* 的位置。若未激活,将默认使用硬件 *CRC* 计算。- 启用STL\_ENABLE\_IT选项: 这是用户应用程序在CPU TM7和RAM测试期间启用STM32中断的位置。若未激活,这些测试期间将屏蔽中断。参见第4.3.4节: 中断管理,以及第4.1.4节: RAM测试。4. 检查闪存存储器密度的配置。必须在stl\_user\_param\_template.c文件中为项目设置正确的内存范围。特别更新STL\_ROM\_END\_ADDR,以确保与相关链接器分散文件的一致性。

并且 CRC 工具脚本(参见步骤6。)。5. 开发用户 STL 流控制。这是通过实现正确的 API 调用序列,在周期性循环中重复,如定义的安全任务要求。必须确保正确填充所有相关用户结构,以控制内存测试并应用正确的 STL 返回信息检查。参见第7节: STL: 用户API和状态机。6. 应用 CRC 工具构建 CRC 区域内容,以满足 CRC 计算需求。参见第6.2.2节: CRC 工具设置。执行STM32CubeProgrammer的正确命令行。这可以在编译过程中通过调用IDE的后构建功能操作自动完成,如图8和图9所示。7. 编译、加载并执行二进制文件。如果 STL 检测到硬件故障,可以使用人工故障 API 来调试编程 STL 流的正确行为。

UM3461 - Rev 1 page 21/58





Figure 8. IAR<sup>™</sup> post-build actions screenshot

Figure 9. CRC tool command line



UM3461 - Rev 1 page 22/58



图8. IAR™构建后操作截图



图9. CRC 工具命令行



UM3461 - Rev 1 page 22/58



# Hardware and software environment setup

### 6.1 Hardware setup

The STM32 Nucleo boards provide an affordable and flexible way for users to try out new ideas and build prototypes with any STM32 microcontroller lines. The ARDUINO® connectivity support and ST morpho headers make it easy to expand the functionality of the STM32 Nucleo open development platform with a wide choice of specialized expansion boards. The STM32 Nucleo board does not require any separate probe as it integrates the ST-LINK/V2-1 debugger/programmer. The STM32 Nucleo boards comes with the STM32 comprehensive software HAL library together with various packaged-software examples.

Details about the STM32 Nucleo boards are available from the http://www.st.com/stm32nucleo web page.



Figure 10. STM32 Nucleo board example

The following components are needed:

- NULCEO-F429ZI (MB1137 Rev B) development board
- USB type A to Mini-B USB cable to connect the development board to the PC.

### 6.2 Software setup

This section lists the minimum requirements for the developer to set up the SDK, to run the sample scenario, and to customize applications.

#### 6.2.1 Development tool-chains and compilers

Select one of the *IDE*s supported by the STM32Cube software expansion package.

Read the system requirements and setup information provided by the selected IDE provider.

Check the projects Release\_Notes.html file inside the release package, and refer to the chapter *IDE* compatibility, if it exists.

UM3461 - Rev 1 page 23/58



# 六 硬件和软件环境配置

## 6.1 硬件设置

STM32 Nucleo开发板为用户提供了一种经济实惠且灵活的方式,可以尝试新创意并使用任何STM32微控制器系列构建原型。ARDUINO®连接支持和ST morpho接头使得通过广泛的专用扩展板轻松扩展STM32 Nucleo开放开发平台的功能。STM32 Nucleo开发板无需单独的探针,因为它集成了ST-LINK/V2-1调试器/编程器。STM32 Nucleo开发板附带STM32全面的软件HAL库以及各种封装软件示例。关于STM32 Nucleo的详细信息

开发板可在以下网址获取: http://www.st.com/stm32nucleo 网页。

图10. STM32 Nucleo开发板示例



#### 以下组件是必需的:

- NULCEO-F429ZI (MB1137 B版) 开发板
- USB A型到Mini-B型USB电缆,用于将开发板连接到PC。

### 6.2 软件设置

本节列出了开发人员设置SDK、运行示例场景和自定义应用程序所需的最低要求。

### 6.2.1 开发工具链和编译器

从 STM32Cube 软件扩展包支持的 *IDE* 中选择一个。阅读所选 *IDE* 提供商提供的系统要求和设置信息。检查发布包中 projects 目录下的 Release\_Notes.html 文件,并参考是否存在章节 *IDE* 兼容性。

UM3461 - Rev 1 page 23/58



### 6.2.2 CRC tool set-up

ST provides a *CRC* tool, available as a single feature inside the STM32CubeProgrammer, used for flash memory testing. Other *CRC* tools can be used, provided they fulfill the requirements detailed in Expected CRC precalculation.

Tool installation procedure:

- 1. Select STM32CubeProgrammer on the dedicated web page available on www.st.com
- 2. Install the package.

The easiest way is to add the tool path in the environment variable (computer administration rights are required). If not, the path must be added directly in the project for compilation, in the post-build option.

UM3461 - Rev 1 page 24/58



### 6.2.2 CRC 工具设置

ST 提供了一个 CRC 工具,作为 STM32CubeProgrammer 内的一个独立功能,用于闪存存储器测试。其他 CRC 工具也可以使用,前提是它们满足 Expected CRC 预计算中详细说明的要求。

#### 工具安装步骤:

1. 在www.st.com上找到的专用网页上选择STM32CubeProgrammer 2. 安装该包。最简单的方法是将工具路径添加到环境变量中(需要计算机管理员权限)。否则,必须直接在项目中添加路径用于编译,在构建后选项中。

UM3461 - Rev 1 page 24/58



### 7 STL: User APIs and state machines

#### 7.1 User structures

The structures are defined in stl\_user\_api.h. It is forbidden to change the content of this file. Structures detailed hereafter are copies of the stl user api.h content:

```
typedef enum
  STL OK = STL OK DEF, /* Scheduler function successfully executed */
  STL KO = STL KO DEF /* Scheduler function unsuccessfully executed
                          (defensive programming error, checksum error). In this case
                           the STL TmStatus t values are not relevant */
} STL_Status_t; /* Type for the status return value of the STL function execution */
typedef enum
  STL PASSED = STL PASSED DEF, /* Test passed. For Flash/RAM, test is passed and end of
                                     configuration is also reached */
  STL PARTIAL PASSED = STL PARTIAL PASSED DEF, /* Used only for RAM and Flash testing.
                                         Test passed, But end of Flash/RAM
                                                     configuration not yet reached */
  {\tt STL\_FAILED} = {\tt STL\_FAILED\_DEF}, \ /* \ {\tt Hardware} \ {\tt error} \ {\tt detection} \ {\tt by} \ {\tt Test} \ {\tt Module} \ */
  STL NOT TESTED = STL NOT TESTED DEF, /* Initial value after a SW init, SW config,
                                             SW reset, SW de-init or value when Test Module
                                            not executed */
  STL ERROR = STL ERROR DEF /* Test Module unsuccessfully executed (defensive programing
                                 check failed) */
} STL TmStatus t; /* Type for the result of a Test Module */ \,
typedef enum
  STL_CPU_TM1L_IDX = 0U, /* CPU Arm Core Test Module 1L index */
  STL_CPU_TMID_IDX, /* CPU Arm Core Test Module 7 index */
STL_CPU_TMCB_IDX, /* CPU Arm Core Test Module Class B index */
STL_CPU_TM_MAX /* Number of CPU Arm Core Test Modules */
} STL CpuTmxIndex t; /* Type for index of CPU Arm Core Test
                           Modules */
typedef struct STL MemSubset struct
  uint32 t StartAddr; /* start address of Flash or RAM memory subset */
  uint32_t EndAddr; /* end address of Flash or RAM memory subset */
  struct STL MemSubset struct *pNext; /* pointer to the next Flash or RAM memory subset
                                           - to be set to NULL for the last subset */
} STL MemSubset t; /* Type used to define Flash
                       or RAM subsets to test */
typedef struct
  STL MemSubset_t *pSubset; /* Pointer to the Flash or RAM subsets to test */
  uint32_t NumSectionsAtomic; /* Number of Flash or RAM sections to be tested
                                    during an atomic test */
} STL MemConfig t; /* Type used to fully define Flash or RAM test configuration */
typedef struct
  STL_TmStatus_t aCpuTmStatus[STL_CPU_TM_MAX]; /* Array of forced status value
                                                     for CPU Test Modules */
  STL TmStatus t FlashTmStatus; /* Forced status value for Flash Test Module */
  STL_TmStatus_t RamTmStatus; /* Forced status value for RAM Test Module */
} STL_ArtifFailingConfig_t; /* Type used to force Test Modules status to a specific
                                 value for each STL Test Module */
```

UM3461 - Rev 1 page 25/58



# 七 STL: 用户API和状态机

### 7.1 用户结构

The structures are defined in stl\_user\_api.h. It is forbidden to change the content of this file. Structures detailed hereafter are copies of the stl user api.h content:

```
typedef enum
  STL OK = STL OK DEF, /* Scheduler function successfully executed */
  STL KO = STL KO DEF /* Scheduler function unsuccessfully executed
                           (defensive programming error, checksum error). In this case
                            the STL TmStatus t values are not relevant */
} STL_Status_t; /* Type for the status return value of the STL function execution */
typedef enum
  STL PASSED = STL PASSED DEF, /* Test passed. For Flash/RAM, test is passed and end of
                                      configuration is also reached */
  STL PARTIAL PASSED = STL PARTIAL PASSED DEF, /* Used only for RAM and Flash testing.
                                          Test passed, But end of Flash/RAM
                                                      configuration not yet reached */
  {\tt STL\_FAILED} = {\tt STL\_FAILED\_DEF}, \ /* \ {\tt Hardware} \ {\tt error} \ {\tt detection} \ {\tt by} \ {\tt Test} \ {\tt Module} \ */
  STL NOT TESTED = STL NOT TESTED DEF, /* Initial value after a SW init, SW config,
                                             SW reset, SW de-init or value when Test Module
                                             not executed */
  STL ERROR = STL ERROR DEF /* Test Module unsuccessfully executed (defensive programing
                                 check failed) */
} STL TmStatus t; /* Type for the result of a Test Module */
typedef enum
  STL_CPU_TM1L_IDX = 0U, /* CPU Arm Core Test Module 1L index */
  STL_CPU_TMIL_IDX, /* CPU Arm Core Test Module 7 index */
STL_CPU_TMCB_IDX, /* CPU Arm Core Test Module Class B index */
STL_CPU_TM_MAX /* Number of CPU Arm Core Test Modules */
} STL_CpuTmxIndex_t;
                       /* Type for index of CPU Arm Core Test
                           Modules */
typedef struct STL MemSubset struct
  uint32 t StartAddr; /* start address of Flash or RAM memory subset */
  uint32_t EndAddr; /* end address of Flash or RAM memory subset */
  struct STL_MemSubset_struct *pNext; /* pointer to the next Flash or RAM memory subset
                                            - to be set to NULL for the last subset */
} STL MemSubset t; /* Type used to define Flash
                       or RAM subsets to test */
typedef struct
  STL MemSubset_t *pSubset; /* Pointer to the Flash or RAM subsets to test */
  uint32_t NumSectionsAtomic; /* Number of Flash or RAM sections to be tested
                                    during an atomic test */
} STL_MemConfig_t; /* Type used to fully define Flash or RAM test configuration */
typedef struct
  STL_TmStatus_t aCpuTmStatus[STL_CPU_TM_MAX]; /* Array of forced status value
                                                      for CPU Test Modules */
  STL TmStatus t FlashTmStatus; /* Forced status value for Flash Test Module */
  {\tt STL\_TmStatus\_t\ RamTmStatus;\ /*\ Forced\ status\ value\ for\ RAM\ Test\ Module\ */}
} STL_ArtifFailingConfig_t; /* Type used to force Test Modules status to a specific
                                 value for each STL Test Module */
```

UM3461 - Rev 1 page 25/58



#### 7.2 User APIs

The following APIs are declared in the file stl user api.h. It is forbidden to change the content of this file.

#### Caution:

For pointers defined by the user application and used as STL API parameters, the user application must set valid pointers, maintain pointer availability, and check the pointer integrity. The STL does not copy the pointer content, and accesses directly to the memory addresses defined by the application.

This applies during the overall STL execution. For example, the pointers to access the content of structures that keep the configuration of the memory tests must be maintained. They are still used by the STL\_SCH\_run\_xxx functions, even if they are not always part of the input parameter list when an API associated with these tests is called.

For more details about proper API sequence calls see Section 7.3: State machines and Section 8: Test examples.

#### 7.2.1 Common API

The following sections present details on common APIs.

#### 7.2.1.1 STL SCH Init

<u>Description:</u> initializes the scheduler. It can be used at any time to reinitialize the scheduler (it resets all tests).

<u>Declaration:</u> STL Status t STL SCH Init(void).

Table 6. STL\_SCH\_Init input information

| Allowed states | Parameters |
|----------------|------------|
| CPU TMx: all   |            |
| Flash TM: all  | -          |
| RAM TM: all    |            |

Table 7. STL\_SCH\_Init output information

| STL_Status_t return value |                                                                       | Returned state              |  |
|---------------------------|-----------------------------------------------------------------------|-----------------------------|--|
| Value                     | Comments                                                              | Returned State              |  |
|                           |                                                                       | CPU TMx: CPU_TMx_CONFIGURED |  |
| STL_OK                    | Function successfully executed                                        | Flash TM: FLASH_IDLE        |  |
|                           |                                                                       | RAM TM: RAM_IDLE            |  |
| STL_KO                    | Source of defensive programming error:  • STL internal data corrupted | No state change             |  |

Additional information: there is no specific CPU initialization function for CPU test modules.

Note: This function uses hardware CRC as explained in Section 4.3.3: CRC resources.

## 7.2.2 CPU Arm® core testing APIs

#### 7.2.2.1 STL\_SCH\_RunCpuTMx

<u>Description:</u> runs one of the *CPU* test modules.

 $\underline{\text{Declaration:}} \ \texttt{STL\_Status\_t} \ \ \texttt{STL\_SCH\_RunCpuTMx} \ (\texttt{STL\_TmStatus\_t} \ \ \texttt{*pSingleTmStatus)} \ \ \textbf{where} \ \ \texttt{TMx} \ \ \text{can be one of TM1L, TM7 or TMCB}.$ 

UM3461 - Rev 1 page 26/58



## 7.2 用户API

以下 API 在文件 stl\_user\_api.h 中声明。禁止修改此文件的内容。

注意: For pointers defined by the user application and used as STL API parameters, the user application must set valid pointers, maintain pointer availability, and check the pointer integrity. The STL does not copy the pointer content, and accesses directly to the memory addresses defined by the application.

This applies during the overall STL execution. For example, the pointers to access the content of structures that keep the configuration of the memory tests must be maintained. They are still used by the STL\_SCH\_run\_xxx functions, even if they are not always part of the input parameter list when an API associated with these tests is called.

For more details about proper API sequence calls see Section 7.3: State machines and Section 8: Test examples.

#### 7.2.1 通用API

以下章节提供了关于常见 APIs 的详细信息。

#### 7.2.1.1 STL SCH Init

描述:初始化调度器。可以在任何时间调用以重新初始化调度器(重置所有测试)。声明: STL\_Status\_t STL\_SCH\_Init(void).

表6. STL\_SCH\_Init输入信息

| Allowed states | Parameters |
|----------------|------------|
| CPU TMx: all   |            |
| Flash TM: all  | -          |
| RAM TM: all    |            |

#### 表7. STL\_SCH\_Init输出信息

| STL_Status_t return value |                                                                      | Returned state              |  |
|---------------------------|----------------------------------------------------------------------|-----------------------------|--|
| Value                     | Comments                                                             | Neturned State              |  |
|                           |                                                                      | CPU TMx: CPU_TMx_CONFIGURED |  |
| STL_OK                    | Function successfully executed                                       | Flash TM: FLASH_IDLE        |  |
|                           |                                                                      | RAM TM: RAM_IDLE            |  |
| STL_KO                    | Source of defensive programming error: • STL internal data corrupted | No state change             |  |

附加信息:对于 CPU 测试模块,没有特定的 CPU 初始化函数。

Note: This function uses hardware CRC as explained in Section 4.3.3: CRC resources.

## 7.2.2 CPU ARM® 核心测试 API

#### 7.2.2.1 STL\_SCH\_RunCpuTMx

描述:运行其中一个 CPU 测试模块。

<u>声明: STL\_Status\_t STL\_SCH\_RunCpuTMx(STL\_TmStatus\_t \*pSingleTmStatus)</u> 其中 TMx 可以是 TM1L、TM7 或TMCB 中的一种。

UM3461 - Rev 1 page 26/58



### Table 8. STL\_SCH\_RunCpuTMx input information

| Allowed states     | Parameters Parameters Parameters |             |
|--------------------|----------------------------------|-------------|
| Allowed States     | Value                            | Comments    |
| CPU_TMx_CONFIGURED | *pSingleTmStatus                 | See Caution |

Table 9. STL\_SCH\_RunCpuTMx output information

| STL_Status_t return value *pSingleTmStatus |                                                                                                          | leTmStatus output | Returned state                                                                                                                                                                       |                    |
|--------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| Value                                      | Comments                                                                                                 | Value             | Comments                                                                                                                                                                             | Returned State     |
|                                            |                                                                                                          | STL_PASSED        | -                                                                                                                                                                                    |                    |
|                                            |                                                                                                          | STL_FAILED        | -                                                                                                                                                                                    |                    |
| STL_OK                                     | Function successfully executed                                                                           | STL_ERROR         | Source of defensive programming error:  STL internal data corrupted  Software is not executed with privileged level for CPU TM7  Software is not executed in thread mode for CPU TM7 | CPU_TMx_CONFIGURED |
| STL_KO                                     | Possible source of defensive programming error:  • pSingleTmStatus = NULL  • STL internal data corrupted | Not relevant      | Value must not be used                                                                                                                                                               | No state change    |

## 7.2.3 Flash memory testing APIs

## 7.2.3.1 STL\_SCH\_InitFlash

<u>Description:</u> initializes flash memory test.

Declaration: STL\_Status\_t STL\_SCH\_InitFlash(STL\_TmStatus\_t \*pSingleTmStatus)

Table 10. STL\_SCH\_InitFlash input information

| Allowed states   | Parameters       |          |  |
|------------------|------------------|----------|--|
| Allowed States   | Value            | Comments |  |
| FLASH_IDLE       |                  |          |  |
| FLASH_INIT       | *pSingleTmStatus | Caution  |  |
| FLASH_CONFIGURED |                  |          |  |

Table 11. STL\_SCH\_InitFlash output information

| STL_Status_t return value  Value Comments |                                                                              | *pSingleTmStatus output        |                 | Returned state   |
|-------------------------------------------|------------------------------------------------------------------------------|--------------------------------|-----------------|------------------|
|                                           |                                                                              | Value                          | Comments        | ivetuilleu state |
| STL_OK                                    | Function successfully executed                                               | STL_NOT_TESTED                 | -               | FLASH_INIT       |
| STL_KO                                    | Possible source of defensive programming error:                              | Not relevant Value must not be | No state change |                  |
|                                           | <ul><li>pSingleTmStatus = NULL</li><li>STL internal data corrupted</li></ul> |                                | used            | Ů                |

UM3461 - Rev 1 page 27/58



## 表8. STL\_SCH\_RunCpuTMx 输入信息

| Allowed states     | Parameters |             |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| Allowed States     | Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Comments    |
| CPU_TMx_CONFIGURED | *pSingleTmStatus                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | See Caution |

### 表9. STL\_SCH\_RunCpuTMx 输出信息

| STL_Status_t return value |                                                                                                          | *pSingleTmStatus output |                                                                                                                                                                                      | Returned state     |
|---------------------------|----------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| Value                     | Comments                                                                                                 | Value                   | Comments                                                                                                                                                                             | Returned State     |
|                           |                                                                                                          | STL_PASSED              | -                                                                                                                                                                                    |                    |
|                           |                                                                                                          | STL_FAILED              | -                                                                                                                                                                                    |                    |
| STL_OK                    | Function successfully executed                                                                           | STL_ERROR               | Source of defensive programming error:  STL internal data corrupted  Software is not executed with privileged level for CPU TM7  Software is not executed in thread mode for CPU TM7 | CPU_TMx_CONFIGURED |
| STL_KO                    | Possible source of defensive programming error:  • pSingleTmStatus = NULL  • STL internal data corrupted | Not relevant            | Value must not be used                                                                                                                                                               | No state change    |

## 第7.23条测试API

## 7.2.3.1 STL\_SCH\_InitFlash

描述: 启动闪存测试。

<u>声明: STL\_</u>Status\_t STL\_SCH\_InitFlash(STL\_TmStatus\_t \*pSingleTmStatus)

### 表 10. STL\_SCH\_InitFlash 输入信息

| Allowed states   | Parameters       |          |  |
|------------------|------------------|----------|--|
| Allowed states   | Value            | Comments |  |
| FLASH_IDLE       |                  | Caution  |  |
| FLASH_INIT       | *pSingleTmStatus |          |  |
| FLASH_CONFIGURED |                  |          |  |

## 表 11. STL\_SCH\_InitFlash 输出信息

| STL_Status_t return value |                                                                              | *pSingleTmStatus output |                   | Returned state                            |
|---------------------------|------------------------------------------------------------------------------|-------------------------|-------------------|-------------------------------------------|
| Value Comments            |                                                                              | Value                   | Comments          | Returned State                            |
| STL_OK                    | Function successfully executed                                               | STL_NOT_TESTED          | -                 | FLASH_INIT                                |
| STL_KO                    | Possible source of defensive programming error:                              | Not relevant            | Value must not be | No state change                           |
|                           | <ul><li>pSingleTmStatus = NULL</li><li>STL internal data corrupted</li></ul> |                         | used              | J. T. |

UM3461 - Rev 1 page 27/58



## 7.2.3.2 STL\_SCH\_ConfigureFlash

Description: configures the flash memory test.

 $\underline{\underline{Declaration:}} \ \underline{STL\_Status\_t} \ \underline{STL\_SCH\_ConfigureFlash(STL\_TmStatus\_t} \ \ \underline{*pSingleTmStatus}, \\ \underline{STL\_MemConfig\_t} \ \ \underline{*pFlashConfig)}$ 

Table 12. STL\_SCH\_ConfigureFlash input information

| Allowed states | Parameter        |                             |                                                                                                       |                                                                                                                                                                      |
|----------------|------------------|-----------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Allowed states | Value            |                             | Comments                                                                                              |                                                                                                                                                                      |
|                | *pSingleTmStatus | See Caution                 |                                                                                                       |                                                                                                                                                                      |
|                |                  | Pointer to the flash memory | y configuration. See                                                                                  | Caution.                                                                                                                                                             |
|                |                  | Field                       | Comments                                                                                              |                                                                                                                                                                      |
|                |                  |                             | Caution                                                                                               | nnot overlap with the CRC                                                                                                                                            |
|                |                  |                             | Field                                                                                                 | Comments                                                                                                                                                             |
| FLASH_INIT     |                  |                             | StartAddr                                                                                             | Start subset address in bytes     Cannot be lower than ROM_START and higher than CRC_START address                                                                   |
|                | *pFlashConfig    | *pSubset                    | EndAddr                                                                                               | <ul> <li>End subset address in bytes</li> <li>Cannot be lower than ROM_START and higher than CRC_START address</li> <li>Needs to be higher than StartAddr</li> </ul> |
|                |                  |                             | *pNext                                                                                                | <ul> <li>Pointer to next flash<br/>memory subset. See<br/>Caution</li> <li>Must be set to NULL<br/>for the last subset</li> </ul>                                    |
|                |                  | NumSectionsAtomic           | <ul> <li>tested during</li> <li>Set to 1, as itest)</li> <li>If the value is sections in a</li> </ul> | ash memory sections to be g an atomic test minimum (one section per s higher than the number of II subsets, all flash memory tested in one pass                      |

UM3461 - Rev 1 page 28/58



## 7.2.3.2 STL\_SCH\_ConfigureFlash

描述:配置闪存内存测试。

 $\overline{\mathtt{BH}}$ : STL\_Status\_t STL\_SCH\_ConfigureFlash(STL\_TmStatus\_t \*pSingleTmStatus, STL\_MemConfig\_t \*pFlashConfig)

表 12. STL\_SCH\_ConfigureFlash 输入信息

| Allawadatat    | Parameter        |                             |                                                                                                                                                                                                                                                                        |                                                                                                                                                                      |
|----------------|------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Allowed states | Value            | Comments                    |                                                                                                                                                                                                                                                                        |                                                                                                                                                                      |
|                | *pSingleTmStatus | See Caution                 |                                                                                                                                                                                                                                                                        |                                                                                                                                                                      |
|                |                  | Pointer to the flash memory | configuration. See                                                                                                                                                                                                                                                     | Caution.                                                                                                                                                             |
|                |                  | Field                       | Comments                                                                                                                                                                                                                                                               |                                                                                                                                                                      |
|                |                  |                             | Caution                                                                                                                                                                                                                                                                | sh memory subset. See                                                                                                                                                |
|                |                  |                             | Field                                                                                                                                                                                                                                                                  | Comments                                                                                                                                                             |
| FLASH_INIT     | *pFlashConfig    | *pSubset                    | StartAddr                                                                                                                                                                                                                                                              | Start subset address in bytes     Cannot be lower than ROM_START and higher than CRC_START address                                                                   |
|                |                  |                             | EndAddr                                                                                                                                                                                                                                                                | <ul> <li>End subset address in bytes</li> <li>Cannot be lower than ROM_START and higher than CRC_START address</li> <li>Needs to be higher than StartAddr</li> </ul> |
|                |                  |                             | *pNext                                                                                                                                                                                                                                                                 | <ul> <li>Pointer to next flash<br/>memory subset. See<br/>Caution</li> <li>Must be set to NULL<br/>for the last subset</li> </ul>                                    |
|                |                  | NumSectionsAtomic           | <ul> <li>Number of flash memory sections to be tested during an atomic test</li> <li>Set to 1, as minimum (one section per test)</li> <li>If the value is higher than the number o sections in all subsets, all flash memory subsets are tested in one pass</li> </ul> |                                                                                                                                                                      |

UM3461 - Rev 1 page 28/58



Table 13. STL\_SCH\_ConfigureFlash output information

| STL_Status_t return value |                                                                                                          | *pSingleTmStatus output |                                                                                                                               | Returned state   |
|---------------------------|----------------------------------------------------------------------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------------|
| Value                     | Comments                                                                                                 | Value                   | Comments                                                                                                                      | Neturneu state   |
|                           |                                                                                                          | STL_NOT_TESTED          | -                                                                                                                             | FLASH_CONFIGURED |
| STL_OK                    | Function successfully executed                                                                           | STL_ERROR               | Possible source of defensive programming error:  State not allowed  Wrong configuration detected  STL internal data corrupted | No state change  |
|                           | Possible source of defensive programming error:                                                          |                         |                                                                                                                               |                  |
| STL_KO                    | <ul><li>pSingleTmStatus = NULL</li><li>pFlashConfig = NULL</li><li>STL internal data corrupted</li></ul> | Not relevant            | Value must not be used                                                                                                        | No state change  |

Additional information: in the case of a return value set to STL\_KO or \*pSingleTmStatus set to STL\_ERROR, the flash memory configuration is not applied.

#### 7.2.3.3 STL\_SCH\_RunFlashTM

<u>Description:</u> runs flash memory test.

Declaration: STL\_Status\_t STL\_SCH\_RunFlashTM(STL\_TmStatus\_t \*pSingleTmStatus)

Table 14. STL\_SCH\_RunFlashTM input information

| Allowed states   | Parameters       |             |  |
|------------------|------------------|-------------|--|
| Allowed States   | Value            | Comments    |  |
| FLASH_CONFIGURED | *pSingleTmStatus | See Caution |  |

UM3461 - Rev 1 page 29/58



表 13. STL\_SCH\_ConfigureFlash 输出信息

| STL_Status_t return value |                                                                                                                                 | *pSingleTmStatus output |                                                                                                                               | Returned state   |  |
|---------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------------|--|
| Value                     | Comments                                                                                                                        | Value                   | Comments                                                                                                                      |                  |  |
|                           |                                                                                                                                 | STL_NOT_TESTED          | -                                                                                                                             | FLASH_CONFIGURED |  |
| STL_OK                    | Function successfully executed                                                                                                  | STL_ERROR               | Possible source of defensive programming error:  State not allowed  Wrong configuration detected  STL internal data corrupted | No state change  |  |
| STL_KO                    | Possible source of defensive programming error:  • pSingleTmStatus = NULL  • pFlashConfig = NULL  • STL internal data corrupted | Not relevant            | Value must not be used                                                                                                        | No state change  |  |

附加信息: 当返回值设置为 STL\_KO 或 \*pSingleTmStatus 设置为 STL\_ERROR 时,闪存内存配置不会被应用。

## 7.2.3.3 STL\_SCH\_RunFlashTM

描述: 执行闪存内存测试。

声明: STL\_Status\_t STL\_SCH\_RunFlashTM(STL\_TmStatus\_t \*pSingleTmStatus)

表14. STL\_SCH\_RunFlashTM 输入信息

| Allowed states   | Parameters       |             |  |
|------------------|------------------|-------------|--|
| Allowed States   | Value            | Comments    |  |
| FLASH_CONFIGURED | *pSingleTmStatus | See Caution |  |

UM3461 - Rev 1 page 29/58



Table 15. STL\_SCH\_RunFlashTM output information

| STL_Status_t return value |                                                                                                          | *pSingleTmStatus output |                                                                                                                          | - Returned state |  |
|---------------------------|----------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------|------------------|--|
| Value                     | Comments                                                                                                 | Value                   | Comments                                                                                                                 | Returned State   |  |
|                           |                                                                                                          | STL_PASSED              | -                                                                                                                        | FLASH_CONFIGURED |  |
|                           |                                                                                                          | STL_PARTIAL_PASSED      | -                                                                                                                        | FLASH_CONFIGURED |  |
|                           |                                                                                                          | STL_FAILED              | -                                                                                                                        | FLASH_CONFIGURED |  |
|                           |                                                                                                          | STL_NOT_TESTED          | All subsets are already tested                                                                                           | FLASH_CONFIGURED |  |
| STL_OK                    | Function successfully executed                                                                           | STL_ERROR               | Possible source of defensive programming error:  State not allowed  Configuration corrupted  STL internal data corrupted | No state change  |  |
| STL_KO                    | Possible source of defensive programming error:  • pSingleTmStatus = NULL  • STL internal data corrupted | Not relevant            | Value must not be used                                                                                                   | No state change  |  |

### 7.2.3.4 STL\_SCH\_ResetFlash

Description: resets flash memory test.

Declaration: STL\_Status\_t STL\_SCH\_ResetFlash(STL\_TmStatus\_t \*pSingleTmStatus)

Table 16. STL\_SCH\_ResetFlash input information

| Allowed states   | Parameters       |             |  |
|------------------|------------------|-------------|--|
| Allowed States   | Value            | Comments    |  |
| FLASH_CONFIGURED | *pSingleTmStatus | See Caution |  |

Table 17. STL\_SCH\_ResetFlash output information

| STL_Status_t return value |                                                                                                          | *pSingleTmStatus output |                                                                                                                          | Returned state   |  |
|---------------------------|----------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------|------------------|--|
| Value                     | Comments                                                                                                 | Value                   | Comments                                                                                                                 | Returned State   |  |
|                           |                                                                                                          | STL_NOT_TESTED          | Configuration successfully applied                                                                                       | FLASH_CONFIGURED |  |
| STL_OK                    | Function successfully executed                                                                           | STL_ERROR               | Possible source of defensive programming error:  State not allowed  Configuration corrupted  STL internal data corrupted | No state change  |  |
| STL_KO                    | Possible source of defensive programming error:  • pSingleTmStatus = NULL  • STL internal data corrupted | Not relevant            | Value must not be used                                                                                                   | No state change  |  |

Additional information

UM3461 - Rev 1 page 30/58



## 表15. STL\_SCH\_RunFlashTM输出信息

| STL_Status_t return value |                                                                                                          | *pSingleTmStatus output |                                                                                                                          | Returned state   |
|---------------------------|----------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------|------------------|
| Value                     | Comments                                                                                                 | Value                   | Comments                                                                                                                 | Returned State   |
|                           |                                                                                                          | STL_PASSED              | -                                                                                                                        | FLASH_CONFIGURED |
|                           |                                                                                                          | STL_PARTIAL_PASSED      | -                                                                                                                        | FLASH_CONFIGURED |
|                           |                                                                                                          | STL_FAILED              | -                                                                                                                        | FLASH_CONFIGURED |
|                           |                                                                                                          | STL_NOT_TESTED          | All subsets are already tested                                                                                           | FLASH_CONFIGURED |
| STL_OK                    | Function successfully executed                                                                           | STL_ERROR               | Possible source of defensive programming error:  State not allowed  Configuration corrupted  STL internal data corrupted | No state change  |
| STL_KO                    | Possible source of defensive programming error:  • pSingleTmStatus = NULL  • STL internal data corrupted | Not relevant            | Value must not be used                                                                                                   | No state change  |

## 7.2.3.4 STL\_SCH\_ResetFlash

描述: 重置闪存内存测试。

<u>声明: STL\_</u>Stat us\_t STL\_SCH\_ResetFlash(STL\_TmStatus\_t \*pSing

leTm状态)

## 表16. STL\_SCH\_ResetFlash 输入信息

| Allowed states   | Parameters       |             |  |
|------------------|------------------|-------------|--|
| Allowed States   | Value            | Comments    |  |
| FLASH_CONFIGURED | *pSingleTmStatus | See Caution |  |

## 表17. STL\_SCH\_ResetFlash输出信息

| STL_Status_t return value |                                                                                                          | *pSingleTmStatus output |                                                                                                                          | Returned state   |
|---------------------------|----------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------|------------------|
| Value                     | Comments                                                                                                 | Value                   | Comments                                                                                                                 | ixetuilleu state |
|                           |                                                                                                          | STL_NOT_TESTED          | Configuration successfully applied                                                                                       | FLASH_CONFIGURED |
| STL_OK                    | Function successfully executed                                                                           | STL_ERROR               | Possible source of defensive programming error:  State not allowed  Configuration corrupted  STL internal data corrupted | No state change  |
| STL_KO                    | Possible source of defensive programming error:  • pSingleTmStatus = NULL  • STL internal data corrupted | Not relevant            | Value must not be used                                                                                                   | No state change  |

附加信息

UM3461 - Rev 1 page 30/58



- Once all subsets are tested, the user needs to reset the test module to perform the flash memory test again.
- In the case of a return value set to STL\_KO or \*pSingleTmStatus set to STL\_ERROR, the flash memory reset is not applied.

#### 7.2.3.5 STL\_SCH\_DelnitFlash

Description: deinitializes flash memory test.

<u>Declaration:</u> STL\_Status\_t STL\_SCH\_DeInitFlash(STL\_TmStatus\_t \*pSingleTmStatus)

Table 18. STL\_SCH\_DelnitFlash input information

| Allowed states   | Parameters       |             |  |
|------------------|------------------|-------------|--|
| Allowed States   | Value            | Comments    |  |
| FLASH_IDLE       |                  |             |  |
| FLASH_INIT       | *pSingleTmStatus | See Caution |  |
| FLASH_CONFIGURED |                  |             |  |

Table 19. STL\_SCH\_DelnitFlash output information

| STL_Status_t return value |                                                                                                          | *pSingleTmStatus output |                        | Returned state   |
|---------------------------|----------------------------------------------------------------------------------------------------------|-------------------------|------------------------|------------------|
| Value                     | Comments                                                                                                 | Value                   | Comments               | - Returned State |
| STL_OK                    | Function successfully executed                                                                           | STL_NOT_TESTED          | -                      | FLASH_IDLE       |
| STL_KO                    | Possible source of defensive programming error:  • pSingleTmStatus = NULL  • STL internal data corrupted | Not relevant            | Value must not be used | No state change  |

### 7.2.4 RAM testing APIs

#### 7.2.4.1 STL\_SCH\_InitRam

<u>Description:</u> initializes the RAM test.

<u>Declaration:</u> STL\_Status\_t STL\_SCH\_InitRam(STL\_TmStatus\_t \*pSingleTmStatus).

Table 20. STL\_SCH\_InitRam input information

| Allowed states | Parameters       |             |  |  |
|----------------|------------------|-------------|--|--|
| Allowed States | Value            | Comments    |  |  |
| RAM_IDLE       |                  |             |  |  |
| RAM_INIT       | *pSingleTmStatus | See Caution |  |  |
| RAM_CONFIGURED |                  |             |  |  |

Table 21. STL\_SCH\_InitRam output information

| SI     | L_Status_t return value                                                                                  | *pSingleTmS    | - Returned state       |                 |
|--------|----------------------------------------------------------------------------------------------------------|----------------|------------------------|-----------------|
| Value  | ue Comments Value                                                                                        |                |                        | Comments        |
| STL_OK | Function successfully executed                                                                           | STL_NOT_TESTED | -                      | RAM_INIT        |
| STL_KO | Possible source of defensive programming error:  • pSingleTmStatus = NULL  • STL internal data corrupted | Not relevant   | Value must not be used | No state change |

UM3461 - Rev 1 page 31/58



- 在所有子集测试完成后,用户需要重置测试模块以再次执行闪存测试。
- 当返回值被设置为 STL\_KO 或 \*pSingleTmStatus 被设置为 STL\_ERROR 时,闪存复位不会被应用。

#### 7.2.3.5 STL\_SCH\_DelnitFlash

描述: 反初始化闪存测试。

<u>声明: STL\_</u>Status\_t STL\_SCH\_DeInitFlash(STL\_TmStatus\_t \*pSingleTmStatus)

### 表 18. STL\_SCH\_DeInitFlash 输入信息

| Allowed states   | Parameters       |             |  |
|------------------|------------------|-------------|--|
| Allowed States   | Value            | Comments    |  |
| FLASH_IDLE       |                  |             |  |
| FLASH_INIT       | *pSingleTmStatus | See Caution |  |
| FLASH_CONFIGURED |                  |             |  |

### 表 19. STL\_SCH\_DeInitFlash 输出信息

| STL_Status_t return value |                                                                                                          | *pSingleTmStatus output |                        | Returned state   |
|---------------------------|----------------------------------------------------------------------------------------------------------|-------------------------|------------------------|------------------|
| Value                     | Comments                                                                                                 | Value                   | Comments               | rteturileu state |
| STL_OK                    | Function successfully executed                                                                           | STL_NOT_TESTED          | -                      | FLASH_IDLE       |
| STL_KO                    | Possible source of defensive programming error:  • pSingleTmStatus = NULL  • STL internal data corrupted | Not relevant            | Value must not be used | No state change  |

### 7.2.4 RAM测试API

## 7.2.4.1 STL\_SCH\_InitRam

描述:初始化 RAM 测试。

### 表20. STL\_SCH\_InitRam 输入信息

| Allowed states | Parameters       |             |  |
|----------------|------------------|-------------|--|
| Allowed States | Value            | Comments    |  |
| RAM_IDLE       | *pSingleTmStatus | See Caution |  |
| RAM_INIT       |                  |             |  |
| RAM_CONFIGURED |                  |             |  |

## 表21. STL\_SCH\_InitRam输出信息

| STL_Status_t return value |                                                                                                          | *pSingleTmStatus output |                        | Returned state  |  |
|---------------------------|----------------------------------------------------------------------------------------------------------|-------------------------|------------------------|-----------------|--|
| Value                     | Comments                                                                                                 | Value                   | Comments               | Returned State  |  |
| STL_OK                    | Function successfully executed                                                                           | STL_NOT_TESTED          | -                      | RAM_INIT        |  |
| STL_KO                    | Possible source of defensive programming error:  • pSingleTmStatus = NULL  • STL internal data corrupted | Not relevant            | Value must not be used | No state change |  |

UM3461 - Rev 1 page 31/58



## 7.2.4.2 STL\_Status\_t STL\_SCH\_ConfigureRam

<u>Description:</u> Description: configures the RAM test.

 $\underline{\underline{Declaration:}} \ \mathtt{STL\_Status\_t} \ \mathtt{STL\_SCH\_ConfigureRam} \\ (\mathtt{STL\_TmStatus\_t} \ \mathtt{*pSingleTmStatus}, \\ \mathtt{STL\_MemConfig\_t} \ \mathtt{*pRamConfig})$ 

Table 22. STL\_SCH\_ConfigureRam input information

| Allawad atataa | Parameter        |                               |                                                                    |                                                                                                                                                                                                                                                      |
|----------------|------------------|-------------------------------|--------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Allowed states | Value            |                               | Comments                                                           | ;                                                                                                                                                                                                                                                    |
|                | *pSingleTmStatus | See Caution                   |                                                                    |                                                                                                                                                                                                                                                      |
|                |                  | This pointer contains the RAM | A configuration. S                                                 | ee Caution                                                                                                                                                                                                                                           |
|                |                  | Field                         | Comments                                                           |                                                                                                                                                                                                                                                      |
|                |                  |                               | A subset                                                           | o RAM subset. See Caution cannot overlap with the RAM uffer if defined                                                                                                                                                                               |
|                |                  |                               | Field                                                              | Comments                                                                                                                                                                                                                                             |
| RAM_INIT       | *pRamConfig      | *pSubset                      | StartAddr                                                          | <ul> <li>Start subset address in bytes</li> <li>Start address must be 32-bit aligned</li> <li>RAM subset must be inside RAM area</li> <li>Cannot be lower than RAM_START and higher than RAM_END address</li> </ul>                                  |
|                |                  |                               | EndAddr                                                            | <ul> <li>End subset address in bytes</li> <li>Higher than StartAddr</li> <li>Cannot be lower than RAM_START and higher than RAM_END address</li> <li>Subset size (EndAddr-StartAddr) needs to be multiple of 2 * RAM_BLOCK_SIZE, 32 bytes</li> </ul> |
|                |                  |                               | *pNext                                                             | <ul> <li>Pointer to next RAM subset. See Caution</li> <li>Must be set to NULL for the last subset</li> </ul>                                                                                                                                         |
|                |                  | NumSectionsAtomic             | <ul><li>an atomic</li><li>Set to 1,</li><li>If the value</li></ul> | as minimum (one section per test) ue is higher than the number of in all subsets, all RAM subsets are                                                                                                                                                |

UM3461 - Rev 1 \_\_\_\_\_\_ page 32/58



## 7.2.4.2 STL\_Status\_t STL\_SCH\_ConfigureRam

描述:描述:配置RAM测试。

 $\overline{\texttt{p}}$ 明: STL\_Status\_t STL\_SCH\_ConfigureRam(STL\_TmStatus\_t \*pSingleTmStatus,

STL\_MemConfig\_t 类型的指针 pRamConfig)

表22. STL\_SCH\_ConfigureRam 输入信息

| Allowed states | Parameter        |                               |                                                                    |                                                                                                                                                                                                                                                      |
|----------------|------------------|-------------------------------|--------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Allowed States | Value            |                               | Comments                                                           |                                                                                                                                                                                                                                                      |
|                | *pSingleTmStatus | See Caution                   |                                                                    |                                                                                                                                                                                                                                                      |
|                |                  | This pointer contains the RAN | /I configuration. S                                                | ee Caution                                                                                                                                                                                                                                           |
|                |                  | Field                         | Comments                                                           |                                                                                                                                                                                                                                                      |
|                |                  |                               | <ul> <li>A subset</li> </ul>                                       | RAM subset. See Caution cannot overlap with the RAM uffer if defined                                                                                                                                                                                 |
|                |                  |                               | Field                                                              | Comments                                                                                                                                                                                                                                             |
| RAM_INIT       | *pRamConfig      | *pSubset                      | StartAddr                                                          | <ul> <li>Start subset address in bytes</li> <li>Start address must be 32-bit aligned</li> <li>RAM subset must be inside RAM area</li> <li>Cannot be lower than RAM_START and higher than RAM_END address</li> </ul>                                  |
|                |                  |                               | EndAddr                                                            | <ul> <li>End subset address in bytes</li> <li>Higher than StartAddr</li> <li>Cannot be lower than RAM_START and higher than RAM_END address</li> <li>Subset size (EndAddr-StartAddr) needs to be multiple of 2 * RAM_BLOCK_SIZE, 32 bytes</li> </ul> |
|                |                  |                               | *pNext                                                             | <ul> <li>Pointer to next RAM subset. See Caution</li> <li>Must be set to NULL for the last subset</li> </ul>                                                                                                                                         |
|                |                  | NumSectionsAtomic             | <ul><li>an atomic</li><li>Set to 1,</li><li>If the value</li></ul> | as minimum (one section per test) ue is higher than the number of n all subsets, all RAM subsets are                                                                                                                                                 |

UM3461 - Rev 1 page 32/58



| Table 23. STL_SCH_ConfigureRam output information |
|---------------------------------------------------|
|---------------------------------------------------|

| STL_Status_t return value |                                                                                                                       | *pSingleTmStatus output |                                                                                                                               | Returned state   |  |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------------|--|
| Value                     | Comments                                                                                                              | Value                   | Comments                                                                                                                      | riotarrica State |  |
|                           |                                                                                                                       | STL_NOT_TESTED          | -                                                                                                                             | RAM_CONFIGURED   |  |
| STL_OK                    | Function successfully executed                                                                                        | STL_ERROR               | Possible source of defensive programming error:  State not allowed  Wrong configuration detected  STL internal data corrupted | No state change  |  |
| STL_KO                    | Possible source of defensive programming error:  pSingleTmStatus = NULL pRamConfig = NULL STL internal data corrupted | Not relevant            | Value must not be used                                                                                                        | No state change  |  |

Additional information: in the case of a return value set to STL\_KO or \*pSingleTmStatus set to STL\_ERROR, the RAM configuration is not applied.

## 7.2.4.3 STL\_SCH\_RunRamTM

Description: runs the RAM test.

Declaration: STL\_Status\_t STL\_SCH\_RunRamTM(STL\_TmStatus\_t \*pSingleTmStatus)

Table 24. STL\_SCH\_RunRamTM input information

| Allowed states | Parameters Parameters Parameters |             |
|----------------|----------------------------------|-------------|
| Allowed States | Value Com                        |             |
| RAM_CONFIGURED | *pSingleTmStatus                 | See Caution |

UM3461 - Rev 1 page 33/58



## 表23. STL\_SCH\_ConfigureRam输出信息

| STL_Status_t return value |                                                                                                                               | *pSingleTmStatus output |                                                                                                                               | Returned state  |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----------------|
| Value                     | Comments                                                                                                                      | Value                   | Comments                                                                                                                      | Returned State  |
|                           |                                                                                                                               | STL_NOT_TESTED          | -                                                                                                                             | RAM_CONFIGURED  |
| STL_OK                    | Function successfully executed                                                                                                | STL_ERROR               | Possible source of defensive programming error:  State not allowed  Wrong configuration detected  STL internal data corrupted | No state change |
| STL_KO                    | Possible source of defensive programming error:  • pSingleTmStatus = NULL  • pRamConfig = NULL  • STL internal data corrupted | Not relevant            | Value must not be used                                                                                                        | No state change |

附加信息:如果返回值设置为STL\_KO或\*pSingleTmStatus设置为STL\_ERROR,则RAM配置不会被应用。

## 7.2.4.3 STL\_SCH\_RunRamTM

描述:运行RAM测试。

<u>声明: STL\_</u>St atus\_t STL\_SCH\_RunRamTM(STL\_TmStatus\_t \*pSing leTm状态)

表24. STL\_SCH\_RunRamTM 输入信息

| Allowed states | Parameters       |             |
|----------------|------------------|-------------|
| Allowed States | Value Comments   |             |
| RAM_CONFIGURED | *pSingleTmStatus | See Caution |

UM3461 - Rev 1 page 33/58



Table 25. STL\_SCH\_RunRamTM output information

| STL_Status_t return value |                                                                                                      | *pSingleTmStatus output |                                                                                                                          | Returned state  |  |
|---------------------------|------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------|--|
| Value                     | Comments                                                                                             | Value                   | Comments                                                                                                                 | Returned State  |  |
|                           |                                                                                                      | STL_PASSED              | -                                                                                                                        | RAM_CONFIGURED  |  |
|                           |                                                                                                      | STL_PARTIAL_PASS<br>ED  | -                                                                                                                        | RAM_CONFIGURED  |  |
|                           |                                                                                                      | STL_FAILED              | -                                                                                                                        | RAM_CONFIGURED  |  |
|                           |                                                                                                      | STL_NOT_TESTED          | All subsets are already tested                                                                                           | RAM_CONFIGURED  |  |
| STL_OK                    | Function successfully executed                                                                       | STL_ERROR               | Possible source of defensive programming error:  State not allowed  Configuration corrupted  STL internal data corrupted | No state change |  |
| STL_KO                    | Possible source of defensive programming error:  pSingleTmStatus = NULL  STL internal data corrupted | Not relevant            | Value must not be used                                                                                                   | No state change |  |

# 7.2.4.4 STL\_Status\_t STL\_SCH\_ResetRam

<u>Description:</u> resets the RAM test.

Declaration: STL\_Status\_t STL\_SCH\_ResetRam(STL\_TmStatus\_t \*pSingleTmStatus)

Table 26. STL\_SCH\_ResetRam input information

| Allowed states | Parameters Parameters Parameters |             |
|----------------|----------------------------------|-------------|
| Allowed States | Value Comments                   |             |
| RAM_CONFIGURED | *pSingleTmStatus                 | See Caution |

Table 27. STL\_SCH\_ResetRam output information

| STL_Status_t return value |                                                                                                          | *pSingleTm     | Status output                                                                                                            | Returned state  |
|---------------------------|----------------------------------------------------------------------------------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------|-----------------|
| Value                     | Comments                                                                                                 | Value          | Comments                                                                                                                 | Returned State  |
|                           |                                                                                                          | STL_NOT_TESTED | Configuration successfully applied                                                                                       | RAM_CONFIGURED  |
| STL_OK                    | Function successfully executed                                                                           | STL_ERROR      | Possible source of defensive programming error:  State not allowed  Configuration corrupted  STL internal data corrupted | No state change |
| STL_KO                    | Possible source of defensive programming error:  • pSingleTmStatus = NULL  • STL internal data corrupted | Not relevant   | Value must not be used                                                                                                   | No state change |

UM3461 - Rev 1 page 34/58



### 表25. STL\_SCH\_RunRamTM输出信息

| STL_Status_t return value |                                                                                                          | *pSingleTmStatus output |                                                                                                                          | Returned state  |
|---------------------------|----------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------|
| Value                     | Comments                                                                                                 | Value                   | Comments                                                                                                                 | Returned State  |
|                           |                                                                                                          | STL_PASSED              | -                                                                                                                        | RAM_CONFIGURED  |
|                           |                                                                                                          | STL_PARTIAL_PASS<br>ED  | -                                                                                                                        | RAM_CONFIGURED  |
|                           |                                                                                                          | STL_FAILED              | -                                                                                                                        | RAM_CONFIGURED  |
|                           |                                                                                                          | STL_NOT_TESTED          | All subsets are already tested                                                                                           | RAM_CONFIGURED  |
| STL_OK                    | Function successfully executed                                                                           | STL_ERROR               | Possible source of defensive programming error:  State not allowed  Configuration corrupted  STL internal data corrupted | No state change |
| STL_KO                    | Possible source of defensive programming error:  • pSingleTmStatus = NULL  • STL internal data corrupted | Not relevant            | Value must not be used                                                                                                   | No state change |

## 7.2.4.4 STL\_Status\_t STL\_SCH\_ResetRam

描述: 重置RAM测试。

<u>声明: STL\_S</u>tatus\_t STL\_SCH\_ResetRam(STL\_TmStatus\_t \*pSingleTmStatus)

表26. STL\_SCH\_ResetRam 输入信息

| Allowed states | Parameters       |             |
|----------------|------------------|-------------|
| Allowed States | Value Comments   |             |
| RAM_CONFIGURED | *pSingleTmStatus | See Caution |

# 表27. STL\_SCH\_ResetRam 输出信息

| STL_Status_t return value |                                                                                                          | *pSingleTmStatus output |                                                                                                                          | Returned state  |
|---------------------------|----------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------|
| Value                     | Comments                                                                                                 | Value                   | Comments                                                                                                                 | Returned State  |
|                           |                                                                                                          | STL_NOT_TESTED          | Configuration successfully applied                                                                                       | RAM_CONFIGURED  |
| STL_OK                    | Function successfully executed                                                                           | STL_ERROR               | Possible source of defensive programming error:  State not allowed  Configuration corrupted  STL internal data corrupted | No state change |
| STL_KO                    | Possible source of defensive programming error:  • pSingleTmStatus = NULL  • STL internal data corrupted | Not relevant            | Value must not be used                                                                                                   | No state change |

UM3461 - Rev 1 page 34/58



#### Additional information

- Once all subsets are tested, the user needs to reset the test module to perform the RAM test again.
- In the case of a return value set to STL\_KO or \*pSingleTmStatus set to STL\_ERROR, the RAM reset is not applied.

#### 7.2.4.5 STL SCH DelnitRam

Description: deinitializes the RAM test.

Declaration: STL\_Status\_t STL\_SCH\_DeInitRam(STL\_TmStatus\_t \*pSingleTmStatus)

Table 28. STL\_SCH\_DelnitRam input information

| Allowed states | Parameters Parameters Parameters |             |  |
|----------------|----------------------------------|-------------|--|
| Allowed States | Value Comments                   |             |  |
| RAM_IDLE       |                                  |             |  |
| RAM_INIT       | *pSingleTmStatus                 | See Caution |  |
| RAM_CONFIGURED |                                  |             |  |

Table 29. STL\_SCH\_DelnitRam output information

| STL_Status_t return value |                                                                                                          | *pSingleTmStatus output |                        | Returned state  |
|---------------------------|----------------------------------------------------------------------------------------------------------|-------------------------|------------------------|-----------------|
| Value                     | Comments                                                                                                 | Value                   | Comments               | Neturneu state  |
| STL_OK                    | Function successfully executed                                                                           | STL_NOT_TESTED          | -                      | RAM_IDLE        |
| STL_KO                    | Possible source of defensive programming error:  • pSingleTmStatus = NULL  • STL internal data corrupted | Not relevant            | Value must not be used | No state change |

### 7.2.5 Artificial-failing APIs

#### 7.2.5.1 STL\_SCH\_StartArtifFailing

<u>Description</u>: sets artificial-failing configuration and starts artificial-failing feature.

Declaration: STL\_Status\_t STL\_SCH\_StartArtifFailing(const STL\_ArtifFailingConfig\_t
\*pArtifFailingConfig)

Table 30. STL\_SCH\_StartArtifFailing input information

| Allowed states                                                                    | Parameters           |                 |  |
|-----------------------------------------------------------------------------------|----------------------|-----------------|--|
| Allowed States                                                                    | Value                | Comments        |  |
| CPU TMx:  CPU_TMx_CONFIGURED  Flash TM:  FLASH_IDLE  FLASH_INIT  FLASH_CONFIGURED | *pArtifFailingConfig | No state change |  |
| RAM TM  RAM_IDLE  RAM_INIT  RAM_CONFIGURED                                        |                      |                 |  |

UM3461 - Rev 1 page 35/58



#### 附加信息

- 所有子测试完成后,用户需要重置测试模块以再次进行RAM测试。
- 当返回值设置为STL\_KO或\*pSingleTmStatus被设置为STL\_ERROR时,不会执行RAM重置。

#### 7.2.4.5 STL SCH DelnitRam

描述:反初始化RAM测试。

<u>声明: STL\_Status\_t STL\_SCH\_DeInitRam(STL\_TmStatus\_t \*pSingleTmStatus)</u>

#### 表28. STL\_SCH\_DeInitRam 输入信息

| Allowed states | Parameters       |             |
|----------------|------------------|-------------|
| Allowed States | Value            | Comments    |
| RAM_IDLE       |                  |             |
| RAM_INIT       | *pSingleTmStatus | See Caution |
| RAM_CONFIGURED |                  |             |

### 表29. STL\_SCH\_DeInitRam 输出信息

| STL_Status_t return value |                                                                                                          | *pSingleTm     | Status output          | output Returned state |
|---------------------------|----------------------------------------------------------------------------------------------------------|----------------|------------------------|-----------------------|
| Value                     | Comments                                                                                                 | Value          | Comments               | Returned State        |
| STL_OK                    | Function successfully executed                                                                           | STL_NOT_TESTED | -                      | RAM_IDLE              |
| STL_KO                    | Possible source of defensive programming error:  • pSingleTmStatus = NULL  • STL internal data corrupted | Not relevant   | Value must not be used | No state change       |

### 7.2.5 人工故障的API

#### 7.2.5.1 STL\_SCH\_StartArtifFailing

描述: 设置人工故障配置并启动人工故障功能。

<u>声明: STL\_S</u>tatus\_t STL\_SCH\_StartArtifFailing(const STL\_ArtifFailingConfig\_t \*pArtifFailingConfig)

表30. STL\_SCH\_StartArtifFailing 输入信息

| Allowed states                                                     | Parameters           |                 |
|--------------------------------------------------------------------|----------------------|-----------------|
| Allowed States                                                     | Value                | Comments        |
| CPU TMx:                                                           | *pArtifFailingConfig | No state change |
| <ul><li>RAM_IDLE</li><li>RAM_INIT</li><li>RAM_CONFIGURED</li></ul> |                      |                 |

UM3461 - Rev 1 page 35/58



| Table 31. STL | SCH | _StartArtifFailing | output | information |
|---------------|-----|--------------------|--------|-------------|
|---------------|-----|--------------------|--------|-------------|

| STL_Status_t<br>return value | Comments                                                                                                                                                     | Output              | Comments        |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|
| STL_OK                       | Function successfully executed                                                                                                                               |                     |                 |
| STL_KO                       | Possible source of defensive programming error:  partifFailingConfig = NULL  configured values are not set for each test module  STL internal data corrupted | No output parameter | No state change |

Additional information: All the following *API* calls are executed normally except if the *STL\_Status\_t* return value is set to STL\_OK, the test module status (\*pSingleTmStatus, \*pTmListStatus) is forced to a configured value.

### 7.2.5.2 STL\_SCH\_StopArtifFailing

Description: stops the artificial-failing feature.

Declaration: STL\_Status\_t STL\_SCH\_StopArtifFailing(void)

Table 32. STL\_SCH\_StopArtifFailing input information

| Allowed states                                                           | Paran              | neters          |
|--------------------------------------------------------------------------|--------------------|-----------------|
| Allowed States                                                           | Value              | Comments        |
| CPU TMx:                                                                 |                    |                 |
| CPU_TMx_CONFIGURED                                                       |                    |                 |
| Flash TM:                                                                |                    |                 |
| <ul><li>FLASH_IDLE</li><li>FLASH_INIT</li><li>FLASH_CONFIGURED</li></ul> | No input parameter | No state change |
| RAM TM                                                                   |                    |                 |
| <ul><li>RAM_IDLE</li><li>RAM_INIT</li><li>RAM_CONFIGURED</li></ul>       |                    |                 |

Table 33. STL\_SCH\_StopArtifFailing output information

| STL_Status_t return value | Comments                                                                       | Output              | Comments        |
|---------------------------|--------------------------------------------------------------------------------|---------------------|-----------------|
| STL_OK                    | Function successfully executed                                                 |                     |                 |
| STL_KO                    | Possible source of defensive programming error:  • STL internal data corrupted | No output parameter | No state change |

## 7.3 State machines

Each CPU test module has its own state machine diagram linked to the CPU test APIs.

UM3461 - Rev 1 page 36/58



| 表 31. STL SCH StartArtifFailing 输出( | ing 獅出信息 | artArtitEailing 知出 | SCH | STL | 表 31. |
|-------------------------------------|----------|--------------------|-----|-----|-------|
|-------------------------------------|----------|--------------------|-----|-----|-------|

| STL_Status_t<br>return value | Comments                                                                                                                                                     | Output              | Comments        |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|
| STL_OK                       | Function successfully executed                                                                                                                               |                     |                 |
| STL_KO                       | Possible source of defensive programming error:  PartifFailingConfig = NULL  configured values are not set for each test module  STL internal data corrupted | No output parameter | No state change |

附加信息: 所有后续的 API 调用都会正常执行,除非 STL\_Status\_t 的返回值被设置为 STL\_OK,此时测试模块状态 (\*pSingleTmStatus, \*pTmListStatus) 被强制设为配置值。

## 7.2.5.2 STL\_SCH\_StopArtifFailing

<u>描述:停止</u>人工故障功能。 声明 STL\_Status\_t STL\_SCH\_StopArtifFai ling(void)

表 32. STL\_SCH\_StopArtifFailing 输入信息

|          | Allowed states                         | Paran              | neters          |
|----------|----------------------------------------|--------------------|-----------------|
|          |                                        | Value              | Comments        |
| CPU<br>• | / TMx:<br>CPU_TMx_CONFIGURED           |                    |                 |
| Flasi    | h <i>TM</i> :                          |                    |                 |
| •        | FLASH_IDLE FLASH_INIT FLASH_CONFIGURED | No input parameter | No state change |
| RAM      | 1 <i>TM</i>                            |                    |                 |
| •        | RAM_IDLE RAM_INIT RAM_CONFIGURED       |                    |                 |

### 表 33. STL\_SCH\_StopArtifFailing 输出信息

| STL_Status_t return value | Comments                                                                       | Output              | Comments        |
|---------------------------|--------------------------------------------------------------------------------|---------------------|-----------------|
| STL_OK                    | Function successfully executed                                                 |                     |                 |
| STL_KO                    | Possible source of defensive programming error:  • STL internal data corrupted | No output parameter | No state change |

# 7.3 状态机

每个 CPU 测试模块拥有自己的状态机图,与CPU相关联

测试 APIs.

UM3461 - Rev 1 page 36/58



#### CPU test APIs

Figure 11. State machine diagram - CPU test APIs



DT69947V1

UM3461 - Rev 1 page 37/58



#### CPU测试 APIs

图11. 状态机图 - CPU 测试 APIs



/

UM3461 - Rev 1 page 37/58



#### Flash memory test APIs

Figure 12. State machine diagram - flash memory test APIs



Note (1): Once all subsets are tested, the user needs to reset the flash memory test module to perform the test again.

UM3461 - Rev 1 page 38/58



#### Flash memory test APIs

Figure 12. State machine diagram - flash memory test APIs



注释(1): 在所有子集测试完成后, 用户需要重置闪存测试模块以重新进行测试。

UM3461 - Rev 1 page 38/58



#### RAM test APIs

Figure 13. State machine diagram - RAM test APIs



Note (1): Once all subsets are tested, the user needs to reset the RAM test module to perform the test again.

#### 7.4 API usage and sequencing

The user application must:

- Maintain the availability and integrity of pointers passed as parameters during the tests. The STL does not
  copy the pointer content, and accesses directly the memory addresses defined by the application.
- Check the status of function return value (STL\_Status\_t), before checking the test result (STL\_TmStatus\_t or STL\_TmListStatus\_t). See the example in the delivered applications.

The APIs run independently of each other and therefore can be called in any order.

Only *APIs* dedicated to the configuration and initialization of the memories tests must be called before any execution of these tests is applied. See Section 7.3: State machines for more details.

The test flow is simplified, all the tests are now executed from C-code. All the modules are common and suitable for both startup and runtime testing. Differentiation between startup and runtime tests can be performed by proper sequencing and configuration of test modules. After application reset, common practice is to perform a full initial sequence including the complete set of tests executed over all the memory areas before the application starts. This sequence is defined in following order:

- 1. All the CPU tests
- 2. Complete tests of nonvolatile memory integrity
- 3. Functional test overall for the available space of volatile memories including the area especially dedicated to the stack

Note:

Temporarily suppressing of the memory content backup can be applied to speed up initial testing of huge RAM areas where user does not need to preserve the memory content during this test. For more details see Section 4.3.7: RAM backup buffer. Functional test is not executed over areas containing program code and data when the code is executed from RAM.

4. Specific customer tests

UM3461 - Rev 1 page 39/58

不



#### RAM测试 APIs

图13. 状态机图 - RAM测试 APIs



注释(1): 在所有子集测试完成后, 用户需要重置RAM测试模块以再次进行测试。

#### 7.4 API 使用及顺序

用户应用程序必须:

- 在测试期间维护作为参数传递的指针的可用性和完整性。The *STL* does 复制指针内容,并直接访问应用程序定义的内存地址。
- 检查函数返回值的状态 (STL\_Status\_t),在检查测试结果 (STL\_TmStatus\_t 或 STL\_TmListStatus\_t) 之前。请参见交付的应用程序中的示例。

这些 APIs 相互独立地运行,因此可以按任意顺序调用。

只有*APIs* 用于内存配置和初始化的测试必须在执行这些测试之前被调用。参见第7.3节:状态机以获取更多细节。

测试流程已简化,所有测试现在均从C代码中执行。所有模块均为通用模块,适用于启动和运行时测试。启动和运行时测试之间的区分可通过测试模块的适当序列化和配置实现。在应用复位后,常规做法是执行包含应用启动前所有内存区域上完整测试集的完整初始化序列。此序列按以下顺序定义:

1. 所有CPU测试 2. 非易失性内存完整性的完整测试 3. 对可用空间的易失性内存进行整体功能测试,包括专门用于堆栈的区域

Note:

Temporarily suppressing of the memory content backup can be applied to speed up initial testing of huge RAM areas where user does not need to preserve the memory content during this test. For more details see Section 4.3.7: RAM backup buffer. Functional test is not executed over areas containing program code and data when the code is executed from RAM.

4. 特定客户测试

UM3461 - Rev 1 page 39/58



Later, at runtime, the order of the tests can be changed and executed in more relaxed way. The memory regions under tests can be reduced. The test process can even be dynamically modified with prior focus on those areas where the most recently executed safety related code and data are stored. This is especially the case when considering factors like:

- Available application process safety time
- System overall performance
- · Concrete status of the application

### 7.5 User parameters

In addition to parameters set directly inside the *API*s, there are few parameters to be customized in the stl\_user\_param\_template.c file. They are located in the code, with the following comments:

```
/* customisable */
```

Extract from stl user param template.c:

```
/* Flash configuration */
#define STL_ROM_START (0x08000000U) /* customizable */
#define STL_ROM_END (0x0801FFFFU) /* customizable */
```

The customization depends upon the STM32 product and the user choice.

```
/* TM RAM Backup Buffer configuration */
....
/* User shall locate the buffer in RAM */
/* The RAM backup buffer is placed in "backup_buffer_section". */
/* "backup_buffer_section" section is defined in scatter file */
```

The customizing depends on the user choice.

The remaining user parameters are defined by flags, and can be checked in the following files:

- stl user param template.c: use of RAM backup buffer or not
- stl util.c: use of software or hardware CRC computation
- stl\_stm32\_hw\_config.h: if CRC hardware is used, choose the right CRC IP configuration according to the STM32 device

Refer to Section 5.5.2: Steps to build an application from scratch for the flag configuration check.

UM3461 - Rev 1 page 40/58



之后,在运行时,可以更改测试的顺序,并以更宽松的方式执行。被测试的内存区域可以减少。测试过程甚至可以动态地修改,优先关注那些存储最近执行的安全相关代码和数据的区域。这在考虑以下因素时尤为重要:

- 可用的应用过程安全时间
- 系统整体性能
- 申请的具体状态

## 7.5 用户参数

除了在 API 内直接设置的参数外,在 stl\_user\_param\_template.c 文件中还有一些需要自定义的参数。它们位于代码中,并带有以下注释:

/\* customisable \*/

摘自 stl\_user\_param\_template.c:

/\* 闪存配置 \*/ #define STL\_ROM\_START (0x08000000U) /\* 可定制的 \*/ #de fine STL\_ROM\_END (0x0801FFFFU) /\* 可定制的 \*/

的 定制取决于STM32产品以及其使用

r 选择。

/\* TM RAM备份缓冲区配置 \*/ ···.. /\* 用户应将缓冲区定位在RAM中 \*/ /\* RAM备份缓冲区放置在"backup\_buffer\_section"中。 \*/ /\* "backup\_buffer\_section"段在散列文件中定义 \*/

自定义取决于用户的选择。

剩余的用户参数由标志定义, 可以查看以下文件:

- stl\_user\_param\_template.c: 是否使用RAM备份缓冲区
- stl\_util.c: 使用软件或硬件 CRC 计算
- stl\_stm32\_hw\_config.h: 如果使用CRC硬件,请根据STM32设备选择正确的CRC IP配置

Refer to Section 5.5.2: Steps to build an application from scratch for the flag configuration check.

UM3461 - Rev 1 page 40/58



## 8 Test examples

Figure 14 shows an example of a possible sequence of STL API calls through the STL scheduler and returned information provided by STL (refer to Figure 1 and Table 2).



Figure 14. Test flow example

T70600/1

Test status

UM3461 - Rev 1 page 41/58



## 八 测试示例

图14展示了通过STL调度器进行的可能的STL API调用序列以及由STL提供的返回信息(参见图1和表2)。



Figure 14. Test flow example

00000

UM3461 - Rev 1 page 41/58



Figure 15 shows a detailed example of flash memory test flow handling:

- Use of two flash memory subsets
- Use of functions
  - STL\_SCH\_RunFlashTM → only the flash memory test module is executed
  - STL SCH ResetFlash
- Function return value
- Flash memory test module result value: pSingleTmStatus → in this case, it contains the result of the flash memory test

Figure 16 shows a detailed example of RAM test flow handling:

- Use of two RAM subsets
- Use of functions:
  - STL\_SCH\_RunRAMTM  $\rightarrow$  only the RAM test module is executed
  - STL\_SCH\_ResetRam
- Function return value
- RAM test module result value: pSingleTmStatus → in this case, it contains the result of the RAM memory test

UM3461 - Rev 1 page 42/58



图15展示了一个详细的闪存测试流程处理示例:

- 两个闪存子集的应用
- 函数的使用 STL\_SCH\_RunFlashTM → 仅执行闪存内存测试模块 STL\_SCH\_Re setFlash
- 函数返回值
- 闪存测试模块结果值: pSingleTmStatus →,在此情况下,它包含闪存测试的结果

图16展示了一个详细的RAM测试流程处理示例: {v\*}

- 使用两个RAM子集
- 函数的使用: -STL\_SCH\_RunRAMTM → 仅执行RAM测试模块 STL\_ SCH\_ResetRam
- 函数返回值
- RAM测试模块结果值: pSingleTmStatus → 在这种情况下,它包含RAM内存测试的结果

UM3461 - Rev 1 page 42/58

Figure 15. Flash memory test flow example





Figure 15. Flash memory test flow example



page 44/58















## 9 STL: execution timing details

The data in the following table is obtained with the test set-up described in Section 4.2: STL performance data

**Table 34. Integration tests** 

| Test                   | Duratio      | n (in µs)    | Tested memory       |
|------------------------|--------------|--------------|---------------------|
| Test                   | Hardware CRC | Software CRC | rested memory       |
| STL_SCH_InitFlash      | 5            | 5            | -                   |
| STL_SCH_ConfigureFlash | 8            | 8            | -                   |
| STL_SCH_RunFlashTM     | 582          | 3183         | 17408 bytes tested  |
| STL_SCH_InitRam        | 5            | 5            | -                   |
| STL_SCH_ConfigureRam   | 7            | 8            | -                   |
| STL_SCH_RunRamTM       | 137484       | 137484       | 163807 bytes tested |
| STL_SCH_RunCpuTM1L     | 42           | 24           | -                   |
| STL_SCH_RunCpuTM7      | 18           | 18           | -                   |
| STL_SCH_RunCpuTMCB     | 7            | 7            | -                   |

UM3461 - Rev 1 page 45/58



## 九 STL: 执行时间详情

下表中的数据是通过如第4.2节所述的测试设置获得的: STL性能数据

表34. 集成测试

| Test                   | Duration     | n (in µs)    | Tested memory       |
|------------------------|--------------|--------------|---------------------|
| Test                   | Hardware CRC | Software CRC | rested memory       |
| STL_SCH_InitFlash      | 5            | 5            | -                   |
| STL_SCH_ConfigureFlash | 8            | 8            | -                   |
| STL_SCH_RunFlashTM     | 582          | 3183         | 17408 bytes tested  |
| STL_SCH_InitRam        | 5            | 5            | -                   |
| STL_SCH_ConfigureRam   | 7            | 8            | -                   |
| STL_SCH_RunRamTM       | 137484       | 137484       | 163807 bytes tested |
| STL_SCH_RunCpuTM1L     | 42           | 24           | -                   |
| STL_SCH_RunCpuTM7      | 18           | 18           | -                   |
| STL_SCH_RunCpuTMCB     | 7            | 7            | -                   |

UM3461 - Rev 1 page 45/58



# 10 Application-specific tests not included in ST firmware self-test library

The user must focus on all the remaining required tests covering application specific *MCU* parts not included in the ST firmware library:

- Test of analog parts (ADC/DAC, multiplexer)
- Test of digital I/O
- External addressing
- External communication
- Timing and interrupts
- System clock frequency measurement.

Note:

The clock frequency measurement is not an integrated part of the STL package. The clock testing module is provided as full source format within STL integration example to demonstrate the capability of implementing additional user defined testing modules which can be included at the STL flow. For more details refer to Section 10.5: Extension capabilities STL library.

A valid solution for these components is strongly dependent on application and device-peripheral capability. The application must follow as precisely as possible the suggested testing principles from the very early stages of its design.

Very often this method leads to redundancy at both hardware and software levels.

Hardware methods can be based on:

- Multiplication of inputs and/or outputs
- Reference point measurement
- Loop-back read control at analog or digital outputs such as DAC, PWM, GPIO
- Configuration protection.

Software methods can be based on:

- Repetition in time, multiple acquisitions, multiple checks, decisions, or calculations made at different times or performed by different methods
- Data redundancy (data copies, parity check, error correction/detection codes, checksum, protocol)
- Plausibility check (valid range, valid combination, expected change, or trend)
- Periodicity and occurrence checks (flow and occurrence in time controls)
- Periodic checks of correct configuration (for example, read back the configuration registers).

### 10.1 Analog signals

Measured values must be checked for consistency and verified by measurements performed on other redundant channels. Free channels can be used for reading some reference voltages with testing of analog multiplexers used in the application. The internal reference voltage must also be checked.

Some STM32 microcontroller devices feature two (or even three) independent *ADC* blocks. To ensure the reliability of the results, perform several conversions on the same channel using two different *ADC* blocks for security reasons. The results can be obtained using either:

- Multiple acquisitions from one channel
- Compare redundant channels followed by an averaging operation.

Here are some tips for testing the functionality of analog parts at STM32 microcontroller devices.

UM3461 - Rev 1 page 46/58



### 十 应用专用测试未包含在ST固件自检库中

用户必须关注所有剩余的必要测试,涵盖应用特定的 MCU 部分,这些部分未包含在 ST 固件库中:

- 模拟部分测试 (ADC/DAC, 多路复用器)
- · 数字I/O测试
- 外部寻址
- 外部沟通
- 定时和中断
- 系统时钟频率测量。

Note:

The clock frequency measurement is not an integrated part of the STL package. The clock testing module is provided as full source format within STL integration example to demonstrate the capability of implementing additional user defined testing modules which can be included at the STL flow. For more details refer to Section 10.5: Extension capabilities STL library.

这些组件的有效解决方案高度依赖于应用场景和设备外围能力。应用必须尽可能精确地遵循其设计最初阶段建议的测试原则。

这种方法经常导致硬件和软件层面的冗余。

硬件方法可以基于:

- 输入和/或输出的乘法
- 参考点测量
- 环回读取控制在模拟或数字输出(如 DAC, PWM, GPIO)处
- 配置保护.

软件方法可以基于:

- 时间上的重复,多次获取,多次检查,决策,或在不同时间进行的计算  $\{v^*\}$  或通过不同的方法
- 数据冗余(数据副本、奇偶校验、纠错码/检错码、校验和、协议)
- 合理性检查(有效范围、有效组合、预期变化或趋势)
- 周期性与发生检查(流程及时间控制中的发生)
- 定期检查正确配置(例如,读取配置寄存器)。

#### 10.1 模拟信号

测量值必须进行一致性检查,并通过其他冗余通道的测量进行验证。空闲通道可用于通过测试模拟多路复用器(用于应用中的)来读取某些参考电压。内部参考电压也必须进行检查。

一些STM32微控制器设备具有两个(甚至三个)独立的 ADC 块。为确保结果的可靠性,出于安全考虑,使用两个不同的 ADC 块对同一通道进行多次转换。结果可以通过以下任一种方式获得:

- 从单一渠道进行多次收购
- 比较冗余通道后进行平均操作。以下是一些提示,用于测试STM32微控制器设备上的模拟部分功能。

UM3461 - Rev 1 page 46/58



#### **ADC** input pin disconnection

The ADC input pin disconnection can be tested by applying additional signal source on the tested pin.

- Some STM32 microcontroller devices feature internal pull-down or pull-up resistor activation facilities on the analog input. They can also feature a free pin with *DAC* functionality or a digital *GPIO* output. Any one of these pins can be used as a known reference input to the ADC.
- Some STM32 microcontroller devices feature a routing interface. This interface can be used for internal connection between pins to make:
  - testing loop-back
  - additional signal injection
  - duplicate measurement at some other independent channel.

Note:

The user must prevent any critical voltage injection into an analog pin. This can happen when digital and analog signals are combined and different power levels are applied to analog and digital parts ( $V_{DD} > V_{DDA}$ ).

#### Internal reference voltage and temperature sensor (VBAT for some devices)

- Ratio between these signals can be verified within the allowed ranges.
- Additional testing can be performed where the V<sub>DD</sub> voltage is known.

#### ADC clock

Measurement of the ADC conversion time (by timers) can be used to test the independent ADC clock functionality.

#### **DAC** output functionality

Free ADC channels can be used to check if the DAC output channel is working correctly.

The routing interface can be used when connecting the ADC input channel and the DAC output channel.

#### **Comparator functionality**

Comparison between known voltage and *DAC* output or internal reference voltage can be used for testing comparator output on another comparator input.

Analog signal disconnection can be tested by pull-down or pull-up activation on a tested pin and comparing this signal with the *DAC* voltage as reference on another comparator input.

#### Operational amplifier

Functionality can be tested forcing (or measuring) a known analog signal to the operational amplifier (*OPAMP*) input pin, and internally measuring the output voltage with the *ADC*. The input signal to the *OPAMP* can be also measured by *ADC* (on another channel).

#### 10.2 Digital I/Os

Class B tests must detect any malfunction on digital I/Os, too. It could be covered by plausibility checks together with some other application parts. For example, change of an analog signal from the temperature sensor must be checked when heating/cooling digital control is switched on/off. Selected port bits can be locked by applying the correct lock sequence to the lock bit in the GPIOx\_LCKR register. This action prevents unexpected changes to the port configuration. Reconfiguration is only possible at the next reset sequence in this case. In addition, the bit banding feature can be used for atomic manipulation of the SRAM and peripheral registers.

#### 10.3 Interrupts

Occurrence in time and periodicity of events must be checked. Different methods can be used; one of them uses a set of incremental counters where every interrupt event increments a specific counter. The values in the counters are then cross-checked periodically with other independent time bases. The number of events occurred within the last period depends upon the application requirements.

The configuration lock feature can be used to secure the timer register settings with three levels controlled by the TIMx\_BDTR register. Unused interrupt vectors must be diverted into a common error handler. Polling is preferable for non-safety relevant tasks if possible to simplify an application interrupt scheme.

UM3461 - Rev 1 page 47/58



#### ADC输入引脚断开

ADC输入引脚的断开可以通过在被测试的引脚上施加额外的信号源进行测试。

- 一些STM32微控制器设备在模拟输入上具有内部下拉或上拉电阻激活功能。它们还可以具有一个自由引脚, 其功能为*DAC*或数字*GPIO*输出。这些引脚中的任何一个都可以用作ADC的已知参考输入。
- 某些STM32微控制器设备具有路由接口。该接口可用于引脚之间的内部连接,以实现: 测试环回 额外的信号注入 在另一个独立通道上的重复测量。

#### Note:

The user must prevent any critical voltage injection into an analog pin. This can happen when digital and analog signals are combined and different power levels are applied to analog and digital parts ( $V_{DD} > V_{DDA}$ ).

内部参考电压和温度传感器(VBAT用于某些设备)

- 这些信号之间的比率可以在允许的范围内验证。
- 可以进行额外的测试, 当{v\*}电压已知时。

#### ADC钟表

测量 ADC 转换时间(通过定时器)可以用来测试独立的 ADC 时钟功能。

#### DAC输出功能

免费 ADC 通道可以用来检查 DAC 输出通道是否正常工作。 路由接口可以在连接 ADC 输入通道和 DAC 输出通道时使用。

#### 比较器功能

比较已知电压与 DAC 输出或内部参考电压可用于在另一个比较器输入上测试比较器输出。通过在测试引脚上启用下拉或上拉、并将此信号与 DAC 电压作为参考进行比较、可以测试模拟信号断开。

#### 运算放大器

功能可以通过将已知的模拟信号施加(或测量)到运算放大器(*OPAMP*)的输入引脚,并通过*ADC*内部测量输出电压来测试。*OPAMP*的输入信号也可以通过*ADC*(在另一通道上)进行测量。

### 10.2 数字输入/输出

B类测试也必须检测数字I/O的任何故障。这可以通过合理性检查与其他一些应用部分共同实现。例如,当加热/冷却数字控制开启/关闭时,必须检查来自温度传感器的模拟信号的变化。通过向GPIOx\_LCKR寄存器中的锁定位应用正确的锁定序列,可以锁定选定的端口位。此操作可防止端口配置的意外更改。在这种情况下,重新配置只能在下一个复位序列时进行。此外,位带功能可用于对SRAM和外设寄存器进行原子操作。

#### 10.3 中断

事件发生的时间和周期性必须进行检查。可以采用不同的方法;其中一种方法使用一组增量计数器,其中每个中断事件都会增加特定的计数器。计数器中的值随后会定期与其他独立的时间基准进行交叉检查。上一周期内发生的事件数量取决于应用需求。

配置锁定功能可用于通过 TIMx\_BDTR 寄存器控制的 {v\*} 级别来保护定时器寄存器设置。未使用的中断向量必须重定向到通用错误处理程序。如果可能,对于非安全相关的任务,轮询更可取,以简化应用程序中断方案。

UM3461 - Rev 1 page 47/58



#### 10.4 Communication

Data exchange during communication sessions must be checked while including redundant information in the data packets. Parity, sync signals, CRC check sums, block repetition, or protocol numbering can be used for this purpose. Robust application software protocol stacks like TCP/IP give higher level of protection, if necessary. Periodicity and occurrence in time of the communication events together with protocol error signals has to be checked permanently.

The user can find more information and methods in product-dedicated safety manuals.

#### 10.5 Extension capabilities STL library

This framework version features a significantly easier and more flexible implementation than the previous versions of this *STL* library (see Section 1.2: Reference documents) which allows for an easier extension. Even with the new applied format, the framework keeps the same set of self-testing methods to comply with the IEC 60730 standard which are already implemented by previous versions of the library:

- Test of registers at CPU TMs
- 32-bit CRC calculation compatible with STM32 HW CRC unit at Flash TM
- March C test respecting physical address order of the RAM TM
- Timer triggered by LSI to check system clock frequency of the clock *TM* defined at *STL* integration example

The main improvements of the new framework version are:

- Module oriented
- Supports partial testing
- Based on configuration and parametrizing structures
- No differentiation between startup and runtime test modules
- CRC calculation support based on a format provided by the STM32CubeProgrammer command-line feature
- Pre-compiled and fixed object code format of key generic modules
- No dependency of the generic modules execution on drivers or compilers
- Error handling includes reporting of defensive programing results
- Artificial failure control feature to verify the proper integration of the modules with no need for additional instrumentation code
- Easy extension by additional application specific modules.

An example of an additional specific test module implementation is available in the firmware package integration example. A specific test module based on the cross check measurement method of two independent clock sources is delivered as open source format together with the firmware package integration example. This module must be adapted by the end user to take into account specific dependencies on the configuration of the applied clock system.

This module uses the same measurement principle already applied in previous versions of the library. The hardware used for the frequency comparison must initially be configured (Channel 1 of TIM16 triggered by LSI) to invoke clock measurement before the associated API is called. This hardware configuration is done at the end of  $STL_Init()$  procedure in the main.c file. The API is written to use interface compatibility with the regular APIs integrated in the STL so the same format is applied in its declaration:

```
STL_Status_t STL_SCH_RunClockTest(STL_TmStatus_t *pSingleTmStatus)
```

The parameter that is passed during this function call acts as a pointer to the clock module measurement status, and the function itself provides a STL\_KO vs STL\_OK return status as well as do the regular *STL* modules if defensive programing fails. If the clock measurement hardware is active and the new period value updated by the last measurement cycle (set to 8 consecutive LSI periods) is found at the expected interval (defined by macros CLK\_LimitLow and CLK\_LimitHigh), the module measurement status value is changed into STL\_PASSED. If not it is set to STL\_FAILED as per the regular *API* modules. This is also the case when artificial failing of the module is invoked.

In a similar way, the user can integrate the following modules. For example, any stack hardening techniques like stack boundary area check or implementing watchdog testing and servicing is no longer included at this new package by default. The source code of these tests is available in older versions of this library see [2]. Refer to [1] for additional information about the commonly recognized safety methods that are not specifically required by the household standard. They may be useful to improve the user application robustness.

UM3461 - Rev 1 page 48/58



#### 10.4 沟通

在通信会话期间进行的数据交换必须在数据包中包含冗余信息时进行检查。奇偶校验、同步信号、CRC校验和、分块重复或协议编号可用于此目的。如果需要,健壮的应用软件协议栈(如TCP/IP)可以提供更高层次的保护。通信事件的时间周期性和发生时间以及协议错误信号必须持续不断地进行检查。

用户可以在专用的安全手册中找到更多信息和方法。

### 10.5 扩展功能 STL库

此框架版本相较于此 STL 库的先前版本,具有更简单且更灵活的实现方式(参见第1.2节:参考文档),这使得扩展更加容易。即使采用了新的应用格式,该框架仍保留相同的自测方法集以符合IEC 60730标准,这些方法已由库的先前版本实现:

- 寄存器测试在 CPU TMs
- 32位 CRC 计算 兼容 STM32 HW CRC 单元,位于 Flash TM
- March C测试遵循RAM的物理地址顺序 TM
- · 由LSI触发的定时器,用于检查时钟TM的频率定义

ned 在 STL 集成示例

新框架版本的主要改进包括:

- 模块化
- 支持部分测试
- 基于配置和参数化结构
- 启动和运行时测试模块之间没有区分
- CRC基于STM32CubeProgrammer命令行功能提供的格式的计算支持
- 预编译和固定的关键通用模块的目标代码格式
- 通用模块的执行不依赖于驱动程序或编译器
- 错误处理包括防御性编程结果的报告
- 人工故障控制功能,用于验证模块的正确集成,无需额外的测试代码 {v\*}
- 通过附加专用模块实现易于扩展。

附加的特定测试模块实现示例可在固件包集成示例中找到。一个基于两个独立时钟源交叉检查测量方法的特定测试模块以开源格式与固件包集成示例一起提供。该模块必须由终端用户进行调整,以考虑所应用时钟系统的特定配置依赖。

本模块采用与库之前版本中已应用的相同测量原理。用于频率比较的硬件必须首先进行配置(TIM16的通道1由LSI触发),以便在调用相关的*API*之前启动时钟测量。此硬件配置在main.c文件的STL\_Init()过程结束时进行。*API*被编写为与集成在S7L中的常规*API*兼容,因此在它的声明中应用了相同的格式:

#### STL\_Status\_t STL\_SCH\_运行时钟测试(STL\_TmStatus\_t \*pSingleTmStatus)

传递的参数充当指向时钟模块测量状态的指针,该函数本身提供STL\_KO与STL\_OK的返回状态,并在防御性编程失败时执行常规的S7L模块。如果时钟测量硬件处于活动状态,并且由上一次测量周期更新的新周期值(设置为8个连续的LSI周期)在预期的时间间隔(由宏CLK\_LimitLow和CLK\_LimitHigh定义)被检测到,则模块测量状态值被更改为STL\_PASSED。如果未检测到,则按照常规的API模块设置为STL\_FAILED。这也是当模块被人工强制失败时的情况。

以类似的方式,用户可以集成以下模块。例如,任何栈加固技术,如栈边界区域检查或实现看门狗测试和维护,不再默认包含在此新包中。这些测试的源代码可在本库的旧版本中找到 see [2]。如需了解普遍认可的安全方法,这些方法并非家庭标准特别要求,请参阅[1]。它们可能有助于提高用户应用程序的健壮性。

UM3461 - Rev 1 page 48/58



### 11 Compliance with IEC, UL, and CSA standards

The pivotal IEC standards are IEC 60730-1 and IEC 60335-1, harmonized with UL/CSA 60730-1 and UL/CSA 60335-1 starting from the 4th edition. Previous UL/CSA editions use references to the UL1998 standard in addition.

The standards are updated at regular intervals. The range of all the regulations collected in the standards is very large; the sections that concern the requirements for software self-tests of generic parts of microcontrollers is very specific. In most cases, the provided updates do not impact these specific parts of the standard at all. Therefore, an obsolete certification can still comply and stay valid for newer editions of the standard.

The relevant detailed conditions required are defined in:

- Annexes Q and R of the IEC 60335-1 norm
- Annex H of the IEC 60730-1 norm.

Three classes are defined by the IEC 60730-1:2010 H.2.22 they are:

- Class A: control functions that are not intended to be relied upon for the safety of the application.
- Class B: control functions that are intended to prevent an unsafe state of the controlled equipment. Failure of the control function does not directly lead to a hazardous situation.
- Class C: control functions that are intended to prevent special hazards such as explosion or which failure could directly cause a hazard in the appliance.

For a programmable electronic component applying a safety protection function, the IEC 60335-1 standard requires incorporation of software measures to control fault and error conditions specified in tables R.1 and R.2:

- Table R.1 summarizes general conditions comparable with requirements given for Class B level
- Table R.2 summarizes specific conditions comparable with requirements given for Class C level.

Requirements for Class B level software, which is the subject of this user manual, are defined to prevent hazards if another fault occurs elsewhere in the appliance. In this case, the self-test software is run on the appliance after a failure. An accidental software fault occurring during a safety-critical routine execution does not necessarily result in a hazard due to another applied redundant software procedure or hardware protection function required at this level.

There is no such hardware protection required in Class C level counting that whatever fault at safety-critical software can result in a potential hazard. To comply with this level, more robust testing is required than the one usually applicable to standard industrial microcontrollers like the STM32. An acceptable solution usually leads to the implementation of specific hardware redundancy at system level, like dual channel structures.

For more information on more stringent test methods, refer to the industrial documentation [1].

IEC 60730-1 defines the set of applicable architectures acceptable for the design of Class B control functions:

- Single channel with functional test. A single CPU executes the software control functions as required. A
  functional test is performed as the software starts. It guarantees that all critical features work properly.
- Single channel with periodic self-test. A single CPU executes the software control functions. Embedded
  periodic tests check the various critical functions of the system without impacting the performance of the
  planned control tasks.
- Dual channel (homogeneous or diverse) with comparison. The software is designed to execute control
  functions (identically or differently) on two independent CPUs. Both CPUs compare internal signals for fault
  detection when executing any safety-critical task.

Note: This structure is recognized to comply with Class C level also. A common principle is that whatever method complies with Class C automatically complies with Class B.

An overview of the methods applied by *STL* and their references to the standards are listed on the table below. The *STL* is focused on generic components of the microcontroller reused at all applications. The test of the other parts is under the end-user responsibility as their testing is mostly application specific and can be achieved effectively at the planning stage of the system design. Refer to Section 10: Application-specific tests not included in *ST* firmware self-test library for more information on how to handle these application-specific tests.

UM3461 - Rev 1 page 49/58



## 11 符合IEC、UL和CSA标准

关键的IEC标准是IEC 60730-1和IEC 60335-1, 自第四版起与UL/CSA 60730-1和UL/CSA 60335-1协调。之前的UL/CSA版本则另外引用UL1998标准。

这些标准定期更新。标准中收集的所有法规范围非常广泛;涉及微控制器通用部件软件自检要求的章节非常具体。 在大多数情况下,提供的更新不会影响这些标准中的任何具体部分。因此,过时的认证仍可符合并保持有效于标准 的新版本。

所需的有关详细条件见下文: {v\*}

- IEC 60335-1标准的附录Q和R
- IEC 60730-1标准的附录 H

由IEC 60730-1:2010 H.2.22定义的三类是:

- 类别A:不预期被依赖于应用安全性的控制功能。
- B类:控制功能是指旨在防止被控设备处于不安全状态的控制功能。控制功能的失效不会直接导致危险情况。
- 类C: 旨在防止如爆炸等特殊危险,或其故障可能直接导致器具危险的控制功能。

对于应用安全保护功能的可编程电子组件, IEC 60335-1标准要求纳入软件措施以控制表R.1和R.2中规定的故障和错误情况:

- 表 R.1 总结了与Class B等级要求相当的一般条件
- 表R.2总结了与Class C级别所规定的具体条件相当的条件。

B级软件的要求,即本用户手册的主题,是为了防止在设备其他部分发生其他故障时出现危险而定义的。在这种情况下,设备在故障后运行自检软件。在执行安全关键程序期间发生的意外软件故障,由于在该层级所需的另一应用的冗余软件程序或硬件保护功能,不一定导致危险。

在C级计数中,无需硬件保护以防止安全关键软件中的任何故障导致潜在危害。要符合这一等级,所需的测试比通常适用于标准工业微控制器(如STM32)的测试更为严格。可接受的解决方案通常需要在系统层面实现特定的硬件冗余,例如双通道结构。

如需了解更严格的测试方法,请参阅工业文档[1]。

IEC 60730-1 定义了适用于设计B类控制功能的可接受架构集:

- 单通道功能测试。单个CPU按需执行软件控制功能。软件启动时执行功能测试。这确保了所有关键功能正常工作。
- 单通道,具有周期性自检功能。单个CPU执行软件控制功能。嵌入式周期性测试检查系统的各种关键功能 ,而不影响计划控制任务的性能。
- 双通道(同构或异构)并进行比较。软件设计用于在两个独立的CPU上执行控制功能(相同或不同)。两个CPU比较内部信号用于故障 {v\*} 在执行任何安全关键任务时的检测

Note:

This structure is recognized to comply with Class C level also. A common principle is that whatever method complies with Class C automatically complies with Class B.

以下表格列出了STL所采用的方法及其对标准的引用。STL专注于微控制器中在所有应用中复用的通用组件。其他部分的测试由终端用户负责,因为它们的测试大多是特定于应用的,并且可以在系统设计的规划阶段有效完成。参见第10节:未包含在ST固件自检库中的应用特定测试,以获取有关如何处理这些应用特定测试的更多信息。

UM3461 - Rev 1 page 49/58



Table 35. IEC 60335-1 components covered by the X-CUBE-CLASSB library by methods recognized by IEC-60730-1

| Component of 60335-1: Ann          | of Table R.1 (IEC<br>ex R)                                               | Class B                       | References to<br>IEC 60730-1:<br>Annex H) | Fault/error                                      | Safety method applied at X-CUBE-CLASSB                                                                                                                         | Note                                                                                                                                                                                                            |
|------------------------------------|--------------------------------------------------------------------------|-------------------------------|-------------------------------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                    | 1.1 CPU registers                                                        | ×                             | H.2.16.5<br>H.2.16.6<br>H.2.19.6          | Stuck at                                         | Periodic run of the <i>STL</i> TM1L, TM7, and TMCB CPU test modules                                                                                            | Combination of functional and pattern tests of the <i>CPU</i> registers,(general-purpose R0-R12, special-purpose main and process stack pointers R13, program status APSR and CONTROL registers) <sup>(1)</sup> |
| 1. CPU                             | 1.2 Instruction decoding and execution                                   |                               |                                           | N/A                                              |                                                                                                                                                                | Not required for Class B                                                                                                                                                                                        |
|                                    | 1.3 Program counter                                                      | X                             | H.2.18.10.2<br>H.2.18.10.4                | Stuck at                                         | N/A<br>End-user responsibility                                                                                                                                 | Logical and time slot program sequence monitoring, implementation of watchdogs                                                                                                                                  |
|                                    | 1.4 Addressing                                                           |                               |                                           | N/A                                              |                                                                                                                                                                | Not required for Class B                                                                                                                                                                                        |
|                                    | 1.5 Data path instruction decoding                                       |                               |                                           | N/A                                              |                                                                                                                                                                | Not required for Class B                                                                                                                                                                                        |
| 2. Interrupt ha                    | ndling and execution                                                     | х                             | H.2.18.10.4<br>H2.18.18                   | No interrupt<br>or too<br>frequent<br>interrupts | Handshake of results is applied at the interrupt associated with a clock cross-check measurement module                                                        | End-user responsibility for the other interrupts implemented at application                                                                                                                                     |
| 3. Clock                           |                                                                          | x                             | H.2.18.10.1<br>H.2.18.10.4                | Wrong<br>frequency                               | Periodic run of clock<br>cross-check module.<br>Added at open source<br>format as a user specific<br>test module within the<br>firmware integration<br>example | Clock cross-check measurement<br>done between two independent<br>clock sources (system clock and<br>LSI)                                                                                                        |
|                                    | 4.1 Invariable memory                                                    | ×                             | H.2.19.3.1<br>H.2.19.3.2<br>H.2.19.8.2    | All single bit faults                            | Periodic execution of the<br>STL FlashTM test module                                                                                                           | ECC enable under end-user responsibility <sup>(2)</sup>                                                                                                                                                         |
| 4. Memory                          | 4.2. Variable memory                                                     | х                             | H.2.19.6<br>H.2.19.8.2                    | DC fault                                         | Periodic execution of the STL RamTM test module                                                                                                                | ECC or parity enable under end-<br>user responsibility <sup>(2)</sup>                                                                                                                                           |
| ·                                  | 4.3 Addressing<br>(relevant for<br>variable and<br>invariable<br>memory) | x                             | H.2.19.8.2                                | Stuck at                                         | -                                                                                                                                                              | Tested indirectly by execution of the applied memory test modules                                                                                                                                               |
| 5. Internal                        | 5.1 Data                                                                 | Х                             | H.2.19.8.2                                | Stuck at                                         | -                                                                                                                                                              | ECC enable under end-user responsibility <sup>(2)</sup>                                                                                                                                                         |
| data path                          | 5.2 Addressing                                                           | Х                             | H.2.19.8.2                                | Wrong<br>address                                 | -                                                                                                                                                              | responsibility                                                                                                                                                                                                  |
| 6. External communication          |                                                                          | Х                             | -                                         | -                                                | N/A<br>End-user responsibility                                                                                                                                 | -                                                                                                                                                                                                               |
| 7. I/O periphery                   |                                                                          | X N/A End-user responsibility |                                           |                                                  | N/A<br>End-user responsibility                                                                                                                                 | -                                                                                                                                                                                                               |
| Monitoring devices and comparators |                                                                          |                               |                                           | N/A                                              |                                                                                                                                                                | Not required for Class B                                                                                                                                                                                        |
| 9. Custom chi                      | om chips X N/A                                                           |                               |                                           | N/A                                              | -                                                                                                                                                              |                                                                                                                                                                                                                 |

<sup>1.</sup> CPU registers R14 (LR) and R15 (PC) are tested indirectly via defensive programming methods.

UM3461 - Rev 1 page 50/58

<sup>2.</sup> For availability and functionality of concrete embedded hardware safety feature, refer to the product user and safety manual.

-1



表 35. 由X-CUBE-CLASSB库覆盖的IEC 60335-1组件,通过IEC-60730认可的方法

| Component of 60335-1: Ann             | of Table R.1 (IEC<br>lex R)                                              | Class B | References to<br>IEC 60730-1:<br>Annex H) | Fault/error                                      | Safety method applied at X-CUBE-CLASSB                                                                                                                         | Note                                                                                                                                                                                                             |
|---------------------------------------|--------------------------------------------------------------------------|---------|-------------------------------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                       | 1.1 CPU registers                                                        | x       | H.2.16.5<br>H.2.16.6<br>H.2.19.6          | Stuck at                                         | Periodic run of the <i>STL</i><br>TM1L, TM7, and TMCB<br>CPU test modules                                                                                      | Combination of functional and pattern tests of the <i>CPU</i> registers, (general-purpose R0-R12, special-purpose main and process stack pointers R13, program status APSR and CONTROL registers) <sup>(1)</sup> |
| 1. CPU                                | 1.2 Instruction decoding and execution                                   |         |                                           | N/A                                              |                                                                                                                                                                | Not required for Class B                                                                                                                                                                                         |
|                                       | 1.3 Program counter                                                      | x       | H.2.18.10.2<br>H.2.18.10.4                | Stuck at                                         | N/A<br>End-user responsibility                                                                                                                                 | Logical and time slot program sequence monitoring, implementation of watchdogs                                                                                                                                   |
|                                       | 1.4 Addressing                                                           |         |                                           | N/A                                              | '                                                                                                                                                              | Not required for Class B                                                                                                                                                                                         |
|                                       | 1.5 Data path instruction decoding                                       |         |                                           | N/A                                              |                                                                                                                                                                | Not required for Class B                                                                                                                                                                                         |
| 2. Interrupt handling and execution   |                                                                          | х       | H.2.18.10.4<br>H2.18.18                   | No interrupt<br>or too<br>frequent<br>interrupts | Handshake of results is applied at the interrupt associated with a clock cross-check measurement module                                                        | End-user responsibility for the other interrupts implemented at application                                                                                                                                      |
| 3. Clock                              |                                                                          | x       | H.2.18.10.1<br>H.2.18.10.4                | Wrong<br>frequency                               | Periodic run of clock<br>cross-check module.<br>Added at open source<br>format as a user specific<br>test module within the<br>firmware integration<br>example | Clock cross-check measurement<br>done between two independent<br>clock sources (system clock and<br>LSI)                                                                                                         |
|                                       | 4.1 Invariable memory                                                    | х       | H.2.19.3.1<br>H.2.19.3.2<br>H.2.19.8.2    | All single bit faults                            | Periodic execution of the STL FlashTM test module                                                                                                              | ECC enable under end-user responsibility <sup>(2)</sup>                                                                                                                                                          |
| 4. Memory                             | 4.2. Variable memory                                                     | Х       | H.2.19.6<br>H.2.19.8.2                    | DC fault                                         | Periodic execution of the STL RamTM test module                                                                                                                | ECC or parity enable under end-<br>user responsibility <sup>(2)</sup>                                                                                                                                            |
| ·                                     | 4.3 Addressing<br>(relevant for<br>variable and<br>invariable<br>memory) | X       | H.2.19.8.2                                | Stuck at                                         | -                                                                                                                                                              | Tested indirectly by execution of the applied memory test modules                                                                                                                                                |
| 5. Internal                           | 5.1 Data                                                                 | Х       | H.2.19.8.2                                | Stuck at                                         | -                                                                                                                                                              | ECC enable under end-user responsibility <sup>(2)</sup>                                                                                                                                                          |
| data path                             | 5.2 Addressing                                                           | Х       | H.2.19.8.2                                | Wrong<br>address                                 | -                                                                                                                                                              | responsibility                                                                                                                                                                                                   |
| 6. External communication             |                                                                          | Х       | -                                         | -                                                | N/A<br>End-user responsibility                                                                                                                                 | -                                                                                                                                                                                                                |
| 7. I/O periphery                      |                                                                          | Х       | -                                         | -                                                | N/A<br>End-user responsibility                                                                                                                                 | -                                                                                                                                                                                                                |
| 8. Monitoring devices and comparators |                                                                          |         |                                           | Not required for Class B                         |                                                                                                                                                                |                                                                                                                                                                                                                  |
| 9. Custom chips                       |                                                                          | Х       | -                                         | -                                                | N/A                                                                                                                                                            | -                                                                                                                                                                                                                |

<sup>1.</sup> CPU registers R14 (LR) and R15 (PC) are tested indirectly via defensive programming methods.

UM3461 - Rev 1 page 50/58

<sup>2.</sup> For availability and functionality of concrete embedded hardware safety feature, refer to the product user and safety manual.



## **Revision history**

Table 36. Document revision history

| Date        | Version | Changes          |
|-------------|---------|------------------|
| 03-Feb-2025 | 1       | Initial release. |

UM3461 - Rev 1 page 51/58



## 修订历史 {v\*}

### 表 36. 文档修订历史

| Date        | Version | Changes          |
|-------------|---------|------------------|
| 03-Feb-2025 | 1       | Initial release. |

UM3461 - Rev 1 page 51/58



### **Glossary**

ADC analog to digital converter

**AEABI** Arm® embedded application binary interface

API application programing interface

APSR CPU status register

BSP board support package

Class B

middle level of regulations targeting safety for home appliances (UL/CSA/IEC 60730-1/60335-1)

**CMSIS** common microcontroller software interface standard

CPU central processing unit

CRC cyclic redundancy check

DAC digital to analog conveter

**FPU** floating-point unit

**GPIO** general purpose input output

**HAL** hardware abstraction level

ICache instruction cache

**IDE** integrated development environment

**LL** low layer

MCU microcontroller unit

MPU memory protection unit

MSP main stack pointer

**OPAMP** operational amplifier

**PSP** process stack pointer

**PWM** pulse width modulation

**RAM** random access memory

**SDK** software development kit

STL self-test library

TM test module

UM3461 - Rev 1 page 52/58



### 术语表

ADC 模数转换器

SDK 软件开发工具包

AEABI ARM® 嵌入式应用二进制接口

STL 自检库

API 应用程序编程接口

测试模块 TM

APSR CPU状态寄存器

板支持包

B类

中等层级的法规, 针对家用电器的安全 (UL/CSA/IEC 60730-1/60335-1)

CMSIS 通用微控制器软件接口标准

CPU 中央处理器 CRC 循环冗余校验

DAC 数模转换器

FPU 浮点运算单元 GPIO 通用输入输出 H AL 硬件抽象层 ICache 指令缓存 IDE 集成 开发环境

### LL 低层

MCU 微控制器单元 MPU 内存保护单元 MSP 主栈指针 OPA MP 运算放大器 PSP 进程栈指针 PWM 脉宽调制 RAM 随机存取存储器

UM3461 - Rev 1 page 52/58



## **Contents**

| 1 | Gen | eral info | ormation                                     | 2  |
|---|-----|-----------|----------------------------------------------|----|
|   | 1.1 | Purpos    | se and scope                                 | 2  |
|   | 1.2 | Refere    | ence documents                               | 2  |
| 2 | STM | 32Cube    | e overview                                   | 3  |
|   | 2.1 | What i    | is STM32Cube?                                | 3  |
|   | 2.2 | How d     | loes this software complement STM32Cube?     | 3  |
| 3 | STL | overvie   | ew                                           | 4  |
|   | 3.1 | Archite   | ecture overview                              | 4  |
|   | 3.2 | Suppo     | orted products                               | 5  |
| 4 | STL | descrip   | otion                                        | 6  |
|   | 4.1 | -         | unctional description                        |    |
|   |     | 4.1.1     | Scheduler principle                          |    |
|   |     | 4.1.2     | CPU Arm <sup>®</sup> core tests              |    |
|   |     | 4.1.3     | Flash memory tests                           |    |
|   |     | 4.1.4     | RAM tests                                    |    |
|   | 4.2 | STL po    | erformance data                              | 12 |
|   |     | 4.2.1     | STL execution timings                        | 12 |
|   |     | 4.2.2     | STL code and data size                       | 13 |
|   |     | 4.2.3     | STL stack usage                              | 13 |
|   |     | 4.2.4     | STL heap usage                               | 13 |
|   |     | 4.2.5     | STL interrupt masking time                   | 13 |
|   | 4.3 | STL us    | ser constraints                              |    |
|   |     | 4.3.1     | Privileged-level                             |    |
|   |     | 4.3.2     | RCC resources                                | 14 |
|   |     | 4.3.3     | CRC resources                                |    |
|   |     | 4.3.4     | Interrupt management                         |    |
|   |     | 4.3.5     | DMA                                          |    |
|   |     | 4.3.6     | Supported memories.                          |    |
|   |     | 4.3.7     | RAM backup buffer                            |    |
|   |     | 4.3.8     | Memory mapping                               |    |
|   |     | 4.3.9     | Processor mode                               |    |
|   | 4.4 |           | ser integration tests                        |    |
|   |     | 4.4.1     | Test 1: correct STL execution                |    |
| _ |     | 4.4.2     | Test 2: correct STL error-message processing |    |
| 5 | Pac | kage de   | escription                                   | 17 |



## 目录

| 1 | 一般信息                                                                                                                                 | 牛.            |
|---|--------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 2 | STM32Cube 概述       3         1 什么是 STM32Cube?       3         2 这款软件如何补充 STM32Cube?       3                                          |               |
| 3 | STL概述                                                                                                                                |               |
| 四 | STL描述.       6         4.1 STL功能描述       6 4.1.1 调度器原理         6 4.1.2 CPU Arm®核心测试         7 4.1.3 Flash存储器测试         8 4.1.4 RAM测试 | <br>          |
|   |                                                                                                                                      | . 1<br>隹<br>2 |
|   |                                                                                                                                      |               |
|   | 14 4.3.4 中断管理                                                                                                                        | 可<br>区<br>    |
|   |                                                                                                                                      |               |



|    | 5.1  | Gener   | al description                                                | 17 |
|----|------|---------|---------------------------------------------------------------|----|
|    | 5.2  | Archite | ecture                                                        | 17 |
|    |      | 5.2.1   | STM32Cube HAL                                                 | 17 |
|    |      | 5.2.2   | Board support package (BSP)                                   | 18 |
|    |      | 5.2.3   | STL                                                           | 18 |
|    |      | 5.2.4   | User application example                                      | 18 |
|    |      | 5.2.5   | STL integrity                                                 | 18 |
|    | 5.3  | Folder  | structure                                                     | 19 |
|    | 5.4  | APIs .  |                                                               | 19 |
|    |      | 5.4.1   | Compliance                                                    | 19 |
|    |      | 5.4.2   | Dependency                                                    | 20 |
|    |      | 5.4.3   | Details                                                       | 20 |
|    | 5.5  | Applic  | ation: compilation process                                    | 20 |
|    |      | 5.5.1   | Steps to build a delivered STL example                        | 20 |
|    |      | 5.5.2   | Steps to build an application from scratch                    | 21 |
| 6  | Hard | ware a  | nd software environment setup                                 | 23 |
|    | 6.1  | Hardw   | /are setup                                                    | 23 |
|    | 6.2  | Softwa  | are setup                                                     | 23 |
|    |      | 6.2.1   | Development tool-chains and compilers                         | 23 |
|    |      | 6.2.2   | CRC tool set-up                                               | 24 |
| 7  | STL: | User A  | APIs and state machines                                       | 25 |
|    | 7.1  | User s  | structures                                                    | 25 |
|    | 7.2  | User A  | APIs                                                          | 26 |
|    |      | 7.2.1   | Common API                                                    | 26 |
|    |      | 7.2.2   | CPU Arm® core testing APIs                                    | 26 |
|    |      | 7.2.3   | Flash memory testing APIs                                     | 27 |
|    |      | 7.2.4   | RAM testing APIs                                              | 31 |
|    |      | 7.2.5   | Artificial-failing APIs                                       | 35 |
|    | 7.3  | State   | machines                                                      | 36 |
|    | 7.4  | API us  | sage and sequencing                                           | 39 |
|    | 7.5  | User p  | parameters                                                    | 40 |
| В  | Test | examp   | lles                                                          | 41 |
| 9  | STL: | execu   | tion timing details                                           | 45 |
| 10 |      |         | -specific tests not included in ST firmware self-test library |    |
|    | 10.1 |         | g signals                                                     |    |
|    | 10.2 |         | l/Os                                                          |    |
|    |      | 9.101   | · ·· · · · · · · · · · · · · · · · · ·                        |    |



|         | 5.1 一般描述                              |
|---------|---------------------------------------|
|         | 17 5.2 亲何                             |
|         | 17 5.2.2 板支持包(BSP)。                   |
|         |                                       |
|         | 18 5.2.4 用户应用程序示例                     |
|         | 18 5.2.5 STL完整性                       |
|         |                                       |
|         | 5构                                    |
|         |                                       |
|         | 19 5.4.1 合规性                          |
|         | 19 5.4.2 依赖性                          |
|         |                                       |
|         |                                       |
|         | 6过程                                   |
|         | 20 5.5.1 构建交付的STL示例的步骤                |
|         | 20 5.5.2 从头开始构建应用程序的步骤                |
|         |                                       |
|         |                                       |
|         |                                       |
|         | 扁译器                                   |
|         | [设置                                   |
|         | 24 7 STL:用户API和状态机                    |
|         |                                       |
| • • • • |                                       |
|         | 7.1 用户结构                              |
|         |                                       |
|         | 26 7.2.2 CPU Arm <sup>®</sup> 核心测试API |
|         | 26 7.2.3 闪存内存测试API                    |
|         | 27 7.2.4 RAM测试API                     |
|         | 31 7.2.5 人工故障API                      |
|         | . 35 7.3 状态机                          |
|         | 用和序列化397.5 用户参数                       |
|         | 40                                    |
|         |                                       |
|         |                                       |
|         |                                       |
| 8 测     | 试示例                                   |
| 9 ST    | rL: 执行时间细节                            |
| 10      | 未包含在ST固件自检库中的应用特定测试46                 |
| 10      |                                       |
|         | 10.1 模拟信号                             |
|         | 输入/输出47                               |

UM3461 - Rev 1 page 54/58



|      | 10.3    | Interrupts                              | . 47 |
|------|---------|-----------------------------------------|------|
|      | 10.4    | Communication                           | . 48 |
|      | 10.5    | Extension capabilities STL library      | . 48 |
| 11   | Com     | pliance with IEC, UL, and CSA standards | .49  |
| Rev  | ision l | nistory                                 | .51  |
| Glo  | ssary   |                                         | .52  |
| List | of tab  | les                                     | .56  |
| List | of fia  | ures                                    | .57  |



| 10.3 中断                       |                                       |
|-------------------------------|---------------------------------------|
| 0.4 通信                        | 48 10.5 扩展功能                          |
| STL库                          | 48 11 符合IEC、UL和CSA                    |
| 标准                            | 49 修订历史                               |
|                               | 51 术语表                                |
|                               | 52 表格列表                               |
|                               | 56                                    |
|                               |                                       |
| 图目录。.。.。.。.。.。.。.。.。.。.。.。.。. | 0 •0 •0 •0 •0 •0 •0 •0 •0 •0 •0 •0 •0 |

UM3461 - Rev 1 page 55/58



## **List of tables**

| Table 1.  | Applicable product                                                                               | . 1 |
|-----------|--------------------------------------------------------------------------------------------------|-----|
| Table 2.  | STL return information                                                                           | . 7 |
| Table 3.  | STL execution timings, clock at 84 MHz                                                           | 13  |
| Table 4.  | STL code size and data size (in bytes)                                                           | 13  |
| Table 5.  | STL maximum interrupt masking information                                                        | 13  |
| Table 6.  | STL_SCH_Init input information                                                                   | 26  |
| Table 7.  | STL_SCH_Init output information                                                                  | 26  |
| Table 8.  | STL_SCH_RunCpuTMx input information                                                              | 27  |
| Table 9.  | STL_SCH_RunCpuTMx output information                                                             | 27  |
| Table 10. | STL_SCH_InitFlash input information                                                              | 27  |
| Table 11. | STL_SCH_InitFlash output information                                                             | 27  |
| Table 12. | STL_SCH_ConfigureFlash input information                                                         | 28  |
| Table 13. | STL_SCH_ConfigureFlash output information                                                        | 29  |
| Table 14. | STL_SCH_RunFlashTM input information                                                             | 29  |
| Table 15. | STL_SCH_RunFlashTM output information                                                            | 30  |
| Table 16. | STL_SCH_ResetFlash input information                                                             | 30  |
| Table 17. | STL_SCH_ResetFlash output information                                                            | 30  |
| Table 18. | STL_SCH_DeInitFlash input information                                                            |     |
| Table 19. | STL_SCH_DeInitFlash output information                                                           |     |
| Table 20. | STL_SCH_InitRam input information                                                                |     |
| Table 21. | STL_SCH_InitRam output information                                                               | 31  |
| Table 22. | STL_SCH_ConfigureRam input information                                                           |     |
| Table 23. | STL_SCH_ConfigureRam output information                                                          |     |
| Table 24. | STL_SCH_RunRamTM input information                                                               |     |
| Table 25. | STL_SCH_RunRamTM output information                                                              |     |
| Table 26. | STL_SCH_ResetRam input information                                                               |     |
| Table 27. | STL_SCH_ResetRam output information                                                              |     |
| Table 28. | STL_SCH_DeInitRam input information                                                              |     |
| Table 29. | STL_SCH_DeInitRam output information                                                             |     |
| Table 30. | STL_SCH_StartArtifFailing input information                                                      |     |
| Table 31. | STL_SCH_StartArtifFailing output information                                                     |     |
| Table 32. | STL_SCH_StopArtifFailing input information                                                       |     |
| Table 33. | STL_SCH_StopArtifFailing output information                                                      |     |
| Table 34. | Integration tests                                                                                |     |
| Table 35. | IEC 60335-1 components covered by the X-CUBE-CLASSB library by methods recognized by IEC-60730-1 | 50  |
| Table 36. | Document revision history.                                                                       | 51  |

UM3461 - Rev 1 page 56/58



## 表格列表

| +                                         |  |  |  |  |
|-------------------------------------------|--|--|--|--|
| 表 1. 适用产品                                 |  |  |  |  |
| 7 表 3. STL 执行时间,时钟为 84 MHz                |  |  |  |  |
| 13 表 4. STL 代码大小和数据大小(以字节为单位)             |  |  |  |  |
| 13 表 5. STL 最大中断屏蔽信息 13 表 6. STL_SCH_Init |  |  |  |  |
| 输入信息                                      |  |  |  |  |
|                                           |  |  |  |  |
|                                           |  |  |  |  |
| H_InitFlash 输入信息                          |  |  |  |  |
| 27 表 12. STL_SCH_ConfigureFlash 输入信息      |  |  |  |  |
|                                           |  |  |  |  |
|                                           |  |  |  |  |
| 14. STL_SCH_RunFlashTM 输入信息               |  |  |  |  |
| 输出信息                                      |  |  |  |  |
| 30 表 17. STL_SCH_ResetFlash 输出信息          |  |  |  |  |
| 30表 18. STL_SCH_DeInitFlash 输入信息          |  |  |  |  |
| eInitFlash 输出信息                           |  |  |  |  |
| 31 表 21. STL_SCH_InitRam 输出信息             |  |  |  |  |
| 31 表 22. STL_SCH_ConfigureRam 输入信息        |  |  |  |  |
| SCH_ConfigureRam 输出信息                     |  |  |  |  |
|                                           |  |  |  |  |
|                                           |  |  |  |  |
| 34 表 26. STL_SCH_ResetRam 输入信息34 表        |  |  |  |  |
| 27. STL_SCH_ResetRam 输出信息                 |  |  |  |  |
| 信息35 表 29. STL_SCH_DeInitRam 输出信息         |  |  |  |  |
|                                           |  |  |  |  |
| 35 表 31. STL_SCH_StartArtifFailing 输出信息   |  |  |  |  |
| pArtifFailing 输入信息                        |  |  |  |  |
|                                           |  |  |  |  |
|                                           |  |  |  |  |
|                                           |  |  |  |  |
| . 50 表 36. 文档修订历史                         |  |  |  |  |

UM3461 - Rev 1 page 56/58





## **List of figures**

| Figure 1.  | STL architecture                                      | . 4 |
|------------|-------------------------------------------------------|-----|
| Figure 2.  | Single test control call architecture                 | . 7 |
| Figure 3.  | Flash memory test: CRC principle                      | . 9 |
| Figure 4.  | Flash memory test: CRC use cases versus program areas | 10  |
| Figure 5.  | RAM test: usage                                       | 12  |
| Figure 6.  | Software architecture overview                        |     |
| Figure 7.  | Project file structure                                | 19  |
| Figure 8.  | IAR <sup>™</sup> post-build actions screenshot        | 22  |
| Figure 9.  | CRC tool command line                                 | 22  |
| Figure 10. | STM32 Nucleo board example                            | 23  |
| Figure 11. | State machine diagram - CPU test APIs                 | 37  |
| Figure 12. | State machine diagram - flash memory test APIs        | 38  |
| Figure 13. | State machine diagram - RAM test APIs                 | 39  |
| Figure 14. | Test flow example                                     | 41  |
| Figure 15. | Flash memory test flow example                        | 43  |
| Figure 16. | RAM test flow example                                 | 44  |



## 图录

| 图1. STL架构                                  | 4 图2. 单个测试控制调用架构                    |
|--------------------------------------------|-------------------------------------|
| 7 图3. Flash内存                              |                                     |
| 9 图4. Flash内存测试:CRC用例与程序区域                 | 10 图5. RAM测试:                       |
| 使用                                         | 12 图6. 软件架构概览                       |
| 17 图7. 项目文件结构                              |                                     |
| 19 图8. IAR™构建后操作截图                         | 22 图9. <b>CRC</b> 工具命令行             |
|                                            | 图 10. STM 32 Nucleo开发板示例            |
| 23 图11. 状态机图 - <b>CPU</b> 测试 <b>API</b> 示例 | 列                                   |
| 图12. 状态机图 - Flash内存测试 API示例                | 38 图13. 状态机图 - RAM测试 <i>API</i> 示例. |
|                                            | 【流程示例                               |
| 41 图15. Flash内存测试流程示例                      | 43 图16. RAM                         |
| 测试流程示例                                     |                                     |

UM3461 - Rev 1 page 57/58



#### **IMPORTANT NOTICE - READ CAREFULLY**

STMicroelectronics International NV and its affiliates ("ST") reserve the right to make changes corrections, enhancements, modifications, and improvements to ST products and/or to this document any time without notice.

This document is provided solely for the purpose of obtaining general information relating to an ST product. Accordingly, you hereby agree to make use of this document solely for the purpose of obtaining general information relating to the ST product. You further acknowledge and agree that this document may not be used in or in connection with any legal or administrative proceeding in any court, arbitration, agency, commission or other tribunal or in connection with any action, cause of action, litigation, claim, allegation, demand or dispute of any kind. You further acknowledge and agree that this document shall not be construed as an admission, acknowledgment or evidence of any kind, including, without limitation, as to the liability, fault or responsibility whatsoever of ST or any of its affiliates, or as to the accuracy or validity of the information contained herein, or concerning any alleged product issue, failure, or defect. ST does not promise that this document is accurate or error free and specifically disclaims all warranties, express or implied, as to the accuracy of the information contained herein. Accordingly, you agree that in no event will ST or its affiliates be liable to you for any direct, indirect, consequential, exemplary, incidental, punitive, or other damages, including lost profits, arising from or relating to your reliance upon or use of this document.

Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment, including, without limitation, the warranty provisions thereunder.

In that respect, note that ST products are not designed for use in some specific applications or environments described in above mentioned terms and conditions

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

Information furnished is believed to be accurate and reliable. However, ST assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2025 STMicroelectronics - All rights reserved

UM3461 - Rev 1 page 58/58



#### 重要通知 - 请仔细阅读

STMicroelectronics International NV及其附属公司("ST")保留随时且无需通知地对ST产品和/或本文件进行修改、更正、改进、变更和优化的权利。

本文件仅用于获取与ST产品相关的一般信息。因此,您在此同意仅将本文件用于获取与ST产品相关的一般信息。您进一步承认并同意,不得将本文件用于或涉及任何法院、仲裁、机构、委员会或其他法庭的法律或行政程序,也不得用于或涉及任何类型的行动、诉因、诉讼、索赔、指控、要求或争议。您进一步承认并同意,本文件不得被解释为任何形式的承认、认可或证据,包括但不限于ST或其关联公司就任何责任、过失或义务的承认,或有关本文件中所含信息的准确性或有效性,或涉及任何声称的产品问题、故障或缺陷。ST不保证本文件的准确性或无错误,并明确否认所有关于本文件中所含信息准确性的明示或暗示担保。因此,您同意在任何情况下,ST或其关联公司均不对您因依赖或使用本文件而产生的任何直接、间接、后果性、示范性、偶然性、惩罚性或其他损害,包括利润损失,承担任何责任。

P购买者应在下单前获取ST产品的最新相关信息。ST产品根据ST的条款和条件进行销售。 s所有在订单确认时已生效的条款,包括但不限于其中的保修条款。 s 的

**糒**注意,ST产品未设计用于上述条款中描述的一些特定应用或环境,并且 {v\*}

购买者对其选择、挑选和使用ST产品的行为完全负责,ST不对其应用支持或购买者产品的设计承担任何责任。

雅息提供者认为所提供的信息是准确且可靠的。然而,ST不对使用此类信息所产生的后果承担任何责任,也不 **为任何**侵权行为,包括第三方的专利或其他权利可能由此产生。未经许可,不得使用任何知识产权。 **g p 8 T** 在此处授予的 对

若ST产品被转售且其条款与本文件所述信息不同,则使ST授予的任何保修失效。

ST 安 ST标志是ST的商标。如需了解有关ST商标的更多信息,请访问www.st.com/trademarks。所有其他产品或服务名称是的 tk自所有者的财产

本文件中的信息取代并替换所有先前版本中的信息。

 $\hbox{@ 2025 STM}{}$ icroelectronics – All rights reserved

UM3461 - Rev 1 page 58/58