

| XEROX | Project | Drawing   | File      | Designer  | Rev | Date    | Page |
|-------|---------|-----------|-----------|-----------|-----|---------|------|
| PARC  | CPE     | Resistors | CPE26.sil | Tony West | Ва  | 5/30/83 | 27   |



| I | XEROX | Project | Drawing                | File      | Designer    | Rev | Date    | Page |
|---|-------|---------|------------------------|-----------|-------------|-----|---------|------|
|   | PARC  | CPE     | Debugger Box Connector | CPE27.sil | David Boggs | Ва  | 5/30/83 | 28   |





Warning: This drawing contains font 4 macros!

|       | -       |                         | =         | -         |     |         | _    |
|-------|---------|-------------------------|-----------|-----------|-----|---------|------|
| XEROX | Project | Drawing                 | File      | Designer  | Rev | Date    | Page |
| PARC  | CPE     | DES Encryption Hardware | CPE29.sil | Tony West | Ва  | 5/30/83 | 30   |

| Clock & Reset  Clock width HIGH Clock width LOW Clock Cycle Clock High to MAS'&MDS' High                                                                                                                                                                | Reset Hold                                                                                              | AMD #  1 2 3 6                           | min.<br>115<br>115<br>250<br>0             | max.<br><b>50</b>        | actual<br>used<br>241<br>170<br>411<br>19   | Notes                                                                                                                                                                                                   |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|------------------------------------------|--------------------------------------------|--------------------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MP and SP Strobe Times  MAS' falling to MAS' rising (address) MDS' falling to MDS' rising (data) MDS' rising to MDS' falling SDS' falling to SDS' rising (data read) SDS' rising to SDS' falling  Clk falling to MDS' rising Clk falling to SDS' rising | MAS width Low<br>MDS width Low<br>MDS Recovery<br>SDS width Low<br>SDS Recovery<br>MDS Hold<br>SDS Hold | 32<br>44a<br>46<br>44a<br>46<br>45<br>45 | 80<br>125<br>125<br>125<br>125<br>20<br>20 | 1000<br>1000<br>70<br>70 | 274<br>274<br>137<br>274<br>137<br>42<br>42 | Can't exceed 1000, so have to watch out for WaitClk Can't exceed 1000, so have to watch out for WaitClk This is the difficult bit! See circuitry below. This is the difficult bit! See circuitry below. |
| MAS Write into Master Port  Data Valid to MAS' rising Data Hold after MAS' rising                                                                                                                                                                       | Address Setup<br>Address Hold                                                                           | 36<br>37                                 | 55<br>60                                   |                          | 268<br>243                                  |                                                                                                                                                                                                         |
| MDS Write into Master Port  Data Valid to MDS' rising Data Hold after MDS' rising                                                                                                                                                                       | Data Setup<br>Data Hold                                                                                 | 47b<br>48                                | 125<br>80                                  |                          | 268<br>243                                  |                                                                                                                                                                                                         |
| SDS Read from Slave Port  SDS falling to Data Valid SDS rising to Data Invalid SDS falling to SFLG rising                                                                                                                                               | SP Access<br>SP Data Hold<br>SP Flag                                                                    | 49b<br>50<br>51                          | 5                                          | 120<br>125               |                                             | for last byte read                                                                                                                                                                                      |

## **DES Clock Generator Timing**

Note: Because of the requirement to hold MDS' and SDS' for 20 to 70 nanoseconds after DesClk falling, we bring DesClk down early in Cycle 3. MAS', MDS' and SDS' follow at the end of Cycle 3.





Page File XEROX Project Drawing Designer Rev Date **CPE** CPE30.sil 5/30/83 31 **DES Timing & Clock Generator** Tony West Ва PARC