Maxc Operations Appendix 91

## NEW BIPOLAR CARD CHIP CHANGING MAP

| MEMORY         | BITS                 | <u>SLOT</u> | <u>MEMORY</u>                             | ROWS                    |
|----------------|----------------------|-------------|-------------------------------------------|-------------------------|
| SM/DM/DM1/DM2  | 0 - 17<br>18 - 35    | 8<br>9      | SM, DM<br>DM1, DM2<br>IM Addresses < 4000 | A & C<br>B & D<br>A & C |
| IM 0 - 1777    | 0 - 17 LH            | 10          | IM Addresses >4000                        | B & D                   |
| 4000 - 5777    | 18 - 35 LH           | 11          |                                           |                         |
|                | 0 - 17 RH (36 - 53)  | 12          | The P chips in A and C are two            | bits of                 |
|                | 18 - 35 RH (54 - 71) | 13          | parity for rows A and C.                  |                         |
|                |                      |             | The P chips in B and D are two            | bits of                 |
| IM 2000 - 3777 | 0 - 17 LH            | 14          | parity for rows B and D.                  |                         |
| 6000 - 7777    | 18 - 35 LH           | 15          |                                           |                         |
|                | 0 - 17 RH (36 - 53)  | 16          |                                           |                         |
|                | 18 - 35 RH (54 - 71) | 17          | 1                                         |                         |



Figure 2.