## NEW BIPOLAR CARD CHIP CHANGING MAP

| <u>MEMORY</u>                 | BITS                                                                   | SLOT                 | <u>MEMORY</u>                                                                                           | ROWS                    |
|-------------------------------|------------------------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------|-------------------------|
| SM/DM/DM1/DM2                 | 0 - 17<br>18 - 35                                                      | 8<br>9               | SM, DM<br>DM1, DM2<br>IM Addresses < 4000                                                               | A & C<br>B & D<br>A & C |
| IM 0 - 1777<br>4000 - 5777    | 0 - 17 LH<br>18 - 35 LH                                                | 10<br>11             | IM Addresses >4000                                                                                      | B & D                   |
|                               | 0 - 17 RH (36 - 53)<br>18 - 35 RH (54 - 71)                            | 12<br>13             | The P chips in A and C are two bits of parity for rows A and C.  The P chips in B and D are two bits of |                         |
| IM 2000 - 3777<br>6000 - 7777 | 0 - 17 LH<br>18 - 35 LH<br>0 - 17 RH (36 - 53)<br>18 - 35 RH (54 - 71) | 14<br>15<br>16<br>17 | parity for rows B and D.                                                                                |                         |

## Bit numbers for 82S10 storage chips

Top numbers for cards storing bits 0 - 17. Bottom numbers for cards storing bits 18 - 35.