#### **Smart Quad Channel Low-Side Switch**

**TLE 5216 G** 

#### **SPT-IC**

#### **Features**

- Overload protection
- Short circuit protection
- Cascadeable serial diagnostic interface
- Overvoltage protection
- μC compatible input
- Electrostatic discharge (ESD) protection



|   | Туре       | Ordering Code | Package     |
|---|------------|---------------|-------------|
| ▼ | TLE 5216 G | Q67006-A9206  | P-DSO-20-10 |

▼ New Type

## **Application**

- All kinds of resistive and inductive loads (relays, electromagnetic valves)
- μC compatible power switch for 12 V applications
- Solenoid control switch in automotive and industrial control systems

## **General Description**

Quad channel Low-Side Switch in Smart Power Technology (SPT) with four separate LOW active inputs and four open drain DMOS output stages. The TLE 5216G is protected by embedded protection functions and designed for automotive and industrial applications.

## **Product Summary**

| Parameter                                   | Symbol           | Values | Unit |
|---------------------------------------------|------------------|--------|------|
| Supply voltage                              | $V_{\mathtt{S}}$ | 6 30   | V    |
| Drain source clamping voltage (OUT1 - OUT4) | $V_{DS(AZ)max}$  | 75     | V    |
| ON resistance                               | $R_{ON(typ)}$    | 0.35   | Ω    |
| Output current                              | $I_{D}$          | 4×2    | Α    |

## **Pin Configuration**

(top view)



Figure 1

## **Pin Definitions and Functions**

| Pin No.       | Symbol  | Function                                                             |
|---------------|---------|----------------------------------------------------------------------|
| 3             | IN1     | Input switch 1; active LOW; internal pull-up                         |
| 4             | IN2     | Input switch 2; active LOW; internal pull-up                         |
| 5             | OUT1    | Output switch 1; overload and shorted load protected                 |
| 6             | $V_{S}$ | Supply voltage                                                       |
| 7             | OUT2    | Output switch 2; overload and shorted load protected                 |
| 8             | SEROUT  | Data-out of serial diagnostic interface; open drain                  |
| 9             | CLK     | Clock for serial diagnostic interface                                |
| 1, 10, 11, 20 | GND     | Ground                                                               |
| 12            | CS      | Chip select for serial diagnostic interface; internal pull-up        |
| 13            | SERIN   | Data-in of serial diagnostic interface; internal pull-up             |
| 14            | OUT3    | Output switch 3; overload and shorted load protected                 |
| 15            | RESET   | Reset; active LOW; shuts down all outputs and resets the error flags |
| 16            | OUT4    | Output switch 4; overload and shorted load protected                 |
| 17            | IN3     | Input switch 3; active LOW; internal pull-up                         |
| 18            | IN4     | Input switch 4; active LOW; internal pull-up                         |
| 2, 19         | N.C.    | Not connected                                                        |



Figure 2 Block Diagram

## **Application Description**

This IC is specially designed to drive inductive loads up to 2 A nominal current (valves, relays, etc.). Integrated clamp-diodes limit the output voltage when inductive loads are turned off.

For the detection of errors at the load there is a serial diagnostic interface, which monitors the following errors for every output separately:

- open load in inactive mode
- shorted output (shorted to ground) in inactive mode
- overload or shorted load in active mode

## **Circuit Description**

The block diagram shows the four independent power drivers with the referring logic block and the serial diagnostic interface which stores and transfers the diagnostic signals to the external circuit. Each power switch connects a high side load to ground when a LOW signal applies at the inputs. To protect the IC against short circuit and over load each output is provided with a current limitation and a delayed overload shutdown. The slew rate of the switching process is limited internally.

The integrated clamp diodes limit the voltage at the output to  $V_{\rm DS(AZ)}$ , when inductive loads are switched off. The maximum power dissipation, which is given from the static and dynamic thermal resistance, limits the allowable inductive energy. A diode in parallel to every output clamps negative voltage.

All outputs, preferably the outputs 1 and 2 and the outputs 3 and 4 may be used in parallel (no addition of max. freewheeling energy).

A curve of the output voltage is shown in figure 6.

The diagnostic block monitors the voltages across the power switch. If in active mode (LOW level input) there is a higher voltage than  $V_{\rm DS(OV)}$  for a time longer than  $t_{\rm VDS(OV)}$ , the diagnostic block will show an overload in the error register and the affected power switch will be shut off. The switch can only be reactivated if the corresponding input is switched off and then on again.

In inactive mode (HIGH level at input) open load or shorted output (shorted load to ground) is detected and signalled to the serial diagnostic interface. If the voltage across the power switch is lower than  $V_{\rm DS(OL)}$  for the time  $t_{\rm VDS(OL)}$  (min. 50  $\mu$ s) open load is identified. If the voltage is even lower than  $V_{\rm DS(SH)}$  for the time  $t_{\rm VDS(SH)}$  (min. 30  $\mu$ s) "shorted to ground" is detected. An internal voltage divider will pull the output to the voltage  $V_{\rm DS}$  if there is an open load.

A new error on the same output stage will over-write the old error report. The protocol of the serial diagnostic interface includes independent error reports for each output driver.

As soon as an error is latched into the error register the serial data output (SEROUT) of the interface will go LOW (while CS is still HIGH). If the chip select gets a LOW signal (CS = L), all error reports can be shifted out serially. The rising edge of the CS will reset all error registers. The function of the serial diagnostic interface is shown in **figure 7**.

The data input (SERIN) allows several TLE 5216 G or other serial diagnostic interfaces to be cascaded.

A LOW signal on the reset pin (RESET) or a supply voltage lower than the operating range (4.5 V) will erase the error register and disable all four power switches.

## **Absolute Maximum Ratings**

| $T_{\rm j}$ = $-40$ °C to 150 ° | C |
|---------------------------------|---|
|---------------------------------|---|

| Parameter                                 |                                      | Symbol           | Values           | Unit |
|-------------------------------------------|--------------------------------------|------------------|------------------|------|
| Supply voltage                            |                                      | $V_{S}$          | - 2 40           | V    |
| Input voltages IN1 IN4, SERIN, CLK, C     | S, RESET                             | $V_{IN}$         | - 0.3 <b>7</b>   | V    |
| Status output voltage Data OUT (SEROUT    | _)                                   | $V_{\sf SEROUT}$ | - 0.3 10         | V    |
| Operating temperature range               |                                      | $T_{j}$          | - 40 150         | °C   |
| Storage temperature range                 |                                      | $T_{Stg}$        | - 50 150         | °C   |
| Output current per channel                | $T_{\rm j} = 25 {}^{\circ}{\rm C}$   | $I_{D(AZ)}$      | <b>-</b> 3.8 3.8 | Α    |
|                                           | $T_{\rm j}$ = 125 °C                 | $I_{D(AZ)}$      | - 2.95 2.95      | Α    |
| Ground pin current                        |                                      | $I_{GND}$        | <b>– 10 10</b>   | Α    |
|                                           | $T_{\rm j} = 125  {}^{\circ}{\rm C}$ | $I_{GND}$        | -8 8             | Α    |
| Thermal resistance (junction-case static) |                                      |                  |                  |      |
| See diagrams P-D                          | SO-20-10                             | $R_{thJC}$       | 5                | K/W  |
| Transient thermal impendance              |                                      |                  |                  |      |
| $t_{\rm p} = 100 \; \mu \rm s; \; sq$     | uare pulse                           | $Z_{thJC}$       | 0.5              | K/W  |
| $t_{\rm p}$ = 100 $\mu$ s; tria           | ngle pulse                           | $Z_{thJC}$       | 0.2              | K/W  |

Note: Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit.

## **Operating Range**

| Parameter                      |                                                  | Symbol                     | Limit | t Values | Unit |
|--------------------------------|--------------------------------------------------|----------------------------|-------|----------|------|
|                                |                                                  |                            | min.  | max.     |      |
| Supply voltage                 |                                                  | $V_{\mathtt{S}}$           | 6     | 30       | V    |
| Supply voltage                 |                                                  |                            |       |          |      |
| outputs switchab               | le; no diagnostic                                | $V_{\mathtt{S}}$           | 4.5   |          | V    |
| Input LOW voltage              | <i>V</i> <sub>S</sub> > 6 V                      | $V_{INL}$                  | - 0.3 | 1        | V    |
| Input HIGH voltage             | <i>V</i> <sub>S</sub> > 6 V                      | $V_{INH}$                  | 2     | 6        | V    |
| Clock input HIGH voltage       | <i>V</i> <sub>S</sub> > 6 V                      | $V_{CLKH}$                 | 2.4   | 6        | V    |
| Inverse current at output isol | $V_{\rm S}$ > 6 V ated cooling fin <sup>1)</sup> | $I_{D}$                    | - 0.3 |          | А    |
| Junction temperature           |                                                  | $T_{j}$                    | - 40  | 150      | °C   |
| Clock frequency                | <i>V</i> <sub>S</sub> > 6 V                      | $f_{CLK}$                  | 0     | 500      | kHz  |
| Clock pulse width              | <i>V</i> <sub>S</sub> > 6 V                      | $t_{CLKH}, t_{CLKL}$       | 400   |          | ns   |
| CS pulse width                 | <i>V</i> <sub>S</sub> > 6 V                      | $t_{\rm CSH}, t_{\rm CSL}$ | 2     |          | μs   |
| Setup time CS to CLK           | <i>V</i> <sub>S</sub> > 6 V                      | $t_{\rm CSC}$              | 2     |          | μs   |

 $<sup>^{1)}</sup>$  If inverse current occurs at output 2 or 3, then provide external pull-up resistor 5.6 k $\Omega$  to + 5 V at input DIN.

Note: In the operating range the functions given in the circuit description are fulfilled.



#### **Electrical Characteristics**

 $V_{\rm S}$  = 6 V to 18 V;  $T_{\rm i}$  = -40 °C to 150 °C (unless otherwise specified)

| Parameter                   |                                               | Symbol           | Limit Values |      |      | Unit     |
|-----------------------------|-----------------------------------------------|------------------|--------------|------|------|----------|
|                             |                                               |                  | min.         | typ. | max. |          |
| Power Supply ( $V_{ m s}$ ) |                                               |                  |              |      |      |          |
| Supply current              | Outputs ON                                    | $I_{S}$          |              | 3.5  | 8    | mA       |
|                             | Outputs OFF                                   | $I_{\mathbb{S}}$ |              | 8    | 15   | mA       |
| Power Outputs               |                                               |                  |              |      |      |          |
| ON state resistance         |                                               |                  |              |      |      |          |
|                             | ; $I_{\rm D}$ = 2 A; all $V_{\rm DS}$ > 0 V   |                  |              | 0.35 | 0.4  | $\Omega$ |
| $T_{\rm j}$ = 125 °C        | $E; I_D = 1.5 \text{ A}; t > 100 \mu\text{s}$ | $R_{DS(ON)}$     |              | 0.55 | 0.63 | Ω        |
|                             |                                               |                  |              |      |      |          |

| $T_{\rm j} = 12$             | 25 °C; $I_D$ = 1.5 A; $t$ > 100 μs                                     | $R_{DS(ON)}$     |            | 0.55 | 0.63  | Ω |
|------------------------------|------------------------------------------------------------------------|------------------|------------|------|-------|---|
| Clamping voltage (           |                                                                        |                  |            |      |       |   |
| $I_{\rm D} = 1 \text{ A; 0}$ | $< T_{\rm j} <$ 125 °C; all $V_{\rm DS} >$ 0 V                         | $V_{DS(AZ)}$     | 65         | 70   | 75    | V |
| Negative clamping            | voltage                                                                |                  |            |      |       |   |
|                              | $T_{\rm j}$ = 25 °C; $I_{\rm D}$ = $-$ 0.3 A                           | $V_{\sf DS(AZ)}$ | <b>–</b> 1 |      | - 0.5 | V |
| Current limitation           | $T_{\rm i}$ = 0 °C; $V_{\rm DS}$ = $V_{\rm DS  (OV)}$                  | $I_{D(lim)}$     | 3.0        | 3.6  | 4.2   | Α |
|                              | $T_{\rm j}$ = 25 °C; $V_{\rm DS}$ = $V_{\rm DS  (OV)}$                 | $I_{D(lim)}$     | 2.8        | 3.3  | 3.8   | Α |
|                              | $T_{\rm i} = 125  {\rm ^{\circ}C};  V_{\rm DS} = V_{\rm DS}  (\rm OV)$ | $I_{D(lim)}$     | 2.25       | 2.6  | 2.95  | Α |

Leakage current  $V_{\rm S} = 0 \ {\rm V}; \ V_{\rm DS} = 12 \ {\rm V}; \ {\rm all} \ V_{\rm DS} > 0 \ {\rm V} \ I_{\rm R}$  0.2 0.5 mA

## Digital Inputs Inputs IN1 ... IN4, CS, SERIN

| Input LOW current  | $0~\mathrm{V} < V_{\mathrm{IN}} < 2~\mathrm{V}$ | $I_{INL}$   | - 200 | <b>– 100</b> | - 50 | μΑ |
|--------------------|-------------------------------------------------|-------------|-------|--------------|------|----|
| Input HIGH current | $V_{IN}$ = 5 V                                  | $I_{INH}$   | - 20  | 0            | 5    | μΑ |
| Input hysteresis   |                                                 | $V_{INHys}$ | 0.5   | 0.6          |      | V  |

## Input Clock (CLK)

| Input current    | $0 \text{ V} < V_{\text{INCLK}} < 5 \text{ V}$ | $I_{INCLK}$    | - 20 | 2   | 5 | μΑ |
|------------------|------------------------------------------------|----------------|------|-----|---|----|
| Input hysteresis |                                                | $V_{INCLKHys}$ | 0.5  | 0.7 |   | V  |

## Electrical Characteristics (cont'd)

 $V_{\rm S}$  = 6 V to 18 V;  $T_{\rm j}$  = -40 °C to 150 °C (unless otherwise specified)

| Parameter | Symbol | Limit Values |      | Unit |  |
|-----------|--------|--------------|------|------|--|
|           |        | min.         | typ. | max. |  |

## **Input Reset**

| Input current    | $0 \text{ V} < V_{\text{INR}} < 2 \text{ V}$ | $I_{INR}$    | - 25 | <b>– 10</b> | - 5 | μΑ |
|------------------|----------------------------------------------|--------------|------|-------------|-----|----|
| Input hysteresis |                                              | $V_{INRHys}$ | 0.5  | 0.6         |     | V  |

## Input Currents in Case of Inverse Current at Output

 $\Sigma\,I_{\rm D}$  = - 0.3 A;  $V_{\rm S}$  = 0 V; 0 V <  $V_{\rm IN}$  < 5 V

| Inputs CLK, SEROUT, CS, SERIN | $I_{IN}$ |  | 200 | μΑ |
|-------------------------------|----------|--|-----|----|
| Inputs IN1 IN4                | $I_{IN}$ |  | 100 | μΑ |
| Input RESET                   | $I_{IN}$ |  | 25  | μΑ |

## **Timings**

| Data valid SEROUT after C      | CLK                                  |                      |             |            |     |      |
|--------------------------------|--------------------------------------|----------------------|-------------|------------|-----|------|
|                                | no 100 % testing                     | $t_{DDA}$            | 0           | 150        | 400 | ns   |
| Output ON delay                | $R_{\rm L}$ = 12 $\Omega$            | $t_{DON}$            | 0           | 1.4        | 10  | μs   |
| Output OFF delay               | $R_{\rm L}$ = 12 $\Omega$            | $t_{DOFF}$           | 0           | 2.4        | 10  | μs   |
| Difference of delays           | $R_{\rm L}$ = 12 $\Omega$            | $t_{DON} - t_{DOFF}$ | - 3         | <b>- 1</b> | 3   | μs   |
| Output slew rate falling $C_L$ | = 1 nF; 10 V $\rightarrow$ 2 V       | $S_{f}$              | <b>– 15</b> | - 8        | - 5 | V/μs |
| Output slew rate rising I      | $_{D}$ = 1 A; 5 V $\rightarrow$ 55 V | $S_{r}$              | 10          | 14         | 20  | V/μs |

## **Diagnostic Output (SEROUT)**

| Output leakage current | $V_{SEROUT}$ = 5 V              | $I_{SEROUTH}$     | 0 |     | 5   | μΑ |
|------------------------|---------------------------------|-------------------|---|-----|-----|----|
| Output LOW voltage     | 0 V < $I_{\rm SEROUT}$ < 1.6 mA | $V_{\sf SEROUTL}$ | 0 | 0.2 | 0.5 | V  |



## Electrical Characteristics (cont'd)

 $V_{\rm S}$  = 6 V to 18 V;  $T_{\rm j}$  = -40 °C to 150 °C (unless otherwise specified)

| Parameter | Symbol | Lin  | nit Valu | es   | Unit |
|-----------|--------|------|----------|------|------|
|           |        | min. | typ.     | max. |      |

## **Diagnostic Functions**

| Overload threshold     | Output ON                               | $V_{DS(OV)}$         | 1.5 | 2    | 2.5 | V  |
|------------------------|-----------------------------------------|----------------------|-----|------|-----|----|
| Overload delay         | $V_{\rm S}$ = 12 V; $V_{\rm BB}$ = 12 V | $t_{\text{VDS(OV)}}$ | 30  | 80   | 200 | μs |
| Open load output volt  | age                                     |                      |     |      |     |    |
| ·                      | $V_{\rm S}$ = 6.5 V; outputs OFF        | $V_{	t DS}$          | 3.3 | 3.8  | 4.3 | V  |
|                        | $V_{\mathrm{S}}$ = 12.5 V               | $V_{	t DS}$          | 6.7 | 7.7  | 8.7 | V  |
| Differential open load | output resistance                       |                      |     |      |     |    |
| ·                      | outputs OFF                             | $R_{D}$              | 5   | 15   | 40  | kΩ |
| Open load threshold    | $V_{\rm S}$ = 6.5 V; outputs OFF        | $V_{\rm DS(OL)}$     | 4.3 | 4.7  | 5.2 | V  |
| •                      | $V_{\rm S}$ = 12.5 V                    |                      | 9.3 | 10.2 | 11  | V  |
| Open load delay        | $V_{\rm S}$ = 12 V                      | $t_{\text{VDS(OL)}}$ | 50  | 130  | 250 | μs |
| Shorted to ground thr  | eshold                                  |                      |     |      |     |    |
| •                      | $V_{\rm S}$ = 6.5 V; outputs OFF        | $V_{	extsf{DS(SH)}}$ | 2.4 | 2.8  | 3.3 | V  |
|                        | $V_{\mathrm{S}}$ = 12.5 V               | $V_{	extsf{DS(SH)}}$ | 4.5 | 5.4  | 6.3 | V  |
| Shorted to ground de   | lay $V_{\rm S} = 12 \text{ V}$          | $t_{\text{VDS(SH)}}$ | 30  | 80   | 200 | μs |

Note: The listed characteristics are ensured over the operating range of the integrated circuit. Typical characteristics specify mean values expected over the production spread. If not otherwise specified, typical characteristics apply at  $T_A = 25$ °C and the given supply voltage.

#### **Test Circuits**



Figure 3
Test Circuit 1



Figure 4
Test Circuit 2



Figure 5
Test Circuit 3



1998-06-22

Figure 6
Switching Waveforms with Inductive Loads



Figure 7
Serial Diagnostic Interface Timing Diagram

#### Thermal Resistance for P-DSO-20-10



Note: Thermal resistance is measured at  $T_C$  = 25 °C and  $T_{jpeak}$  = 45 °C. Multiple switches are equally loaded at the same time.



Figure 8
Thermal Equivalent Circuit for P-DSO-20-10

Note: Thermal equivalent circuit is valid at  $T_C = 25$  °C and 25 °C <  $T_j < 45$  °C. At  $T_C = 110$  °C and 110 °C <  $T_j < 130$  °C,  $Z_{th}$  is 15 % higher. For high power transients with  $T_{imax} - T_C \le 100$  K add 25 % headroom for thermal non-uniformity.

# **Definition of Dynamic Thermal Resistance** (triangle Pulse)



## Maximum Freewheeling Energy for Inductive Loads



# Maximum Freewheeling Energy for Inductive Loads with Various Switches in Parallel $T_{\rm c}$ = 110 °C, f = 10 Hz



## Diagnostic Threshold versus Supply Voltage



## **Current Limitation versus Temperature**





Figure 9
Application Circuit

SIEMENS TLE 5216 G

## **Package Outlines**



#### **Sorts of Packing**

Package outlines for tubes, trays etc. are contained in our Data Book "Package Information".

SMD = Surface Mounted Device

Dimensions in mm