# SystemVerilog AMS Checkers

Synopsys Inc.

#### Abstract

This document describes an implementation of AMS checkers in SystemVerilog (SV). The objective is to show how such checkers can be constructed within the existing standard. It is relatively at a low level of abstraction due to limitations imposed by the language. Nevertheless, it allows expressing most constructs defined and implemented in the Python assert\_temporal and assert\_window assertions. The SV checkers can execute online in an SV simulation, very much like the existing SV Assertions. If support for arithmetic on real numbers is provided the checkers can also execute on-line in emulation.

Some relatively simple extensions to the SV language are also proposed. They would simplify the development of such checkers. More profound extensions to SystemVerilog will be stated in a separate document. In that case the expressive power will match the Python version.

Keywords: SystemVerilog, Fourier transform, assertions, simulation, emulation, AMS.

#### 1. Introduction

The document describes a simple architecture of an AMS checker entirely in SystemVerilog [1]. Due to limitations of the language, it is at a lower level of abstraction than the primary specification of the AMS language, currently implemented in Python [2]. Yet it does support assert\_temporal and assert\_window assertions described in the document. In addition, it allows using SystemVerilog Assertions (SVA) inside the checkers. Since the SV implementation is LRM compliant, it can be compiled and executed in simulation together with the design it is supposed to check. The checkers can be used in emulation, provided that support for real numbers is available.

The document is organized as follows:

Section 2 outlines the general structure of the checker: the encapsulation, main body blocks and the supporting SV package.

Section 2 illustrates the proposed architecture on 2 checkers, one that verifies a noisy sinusoidal signal, and the other a DAC device.

Section 4 discusses some minimal extensions to the SV language that would simplify writing AMS checkers.

#### 2. Checker Architecture

The checkers support both frequency-based checks and temporal assertions. For the former, an SV package is provided to implement a sliding window over the signal valuations in time. It also includes a Discrete Fourier Transform (DFT) for generating a frequency spectrum for each such window. A more efficient implementation can always be substituted for the open source version of DFT (translated to SystemVerilog) used here. The windows and the spectra are

stored and passed around in dynamic arrays which allows creating a generic version of the package, independent of the window size.

The checker is encapsulated in a parameterized SV *module*. The parameters are used to define the dimensions of the windows, time / frequency resolution, and constants used in checks (e.g., expected gain, SNR, SFDR, Power limits, expected delays, etc.)

A better solution than *module* would be using the *checker* construct due to its flexibility in port definitions, however, dynamic arrays are not supported there. A parameterized class-based formulation could provide flexibility; however, concurrent assertions cannot be used within classes.

#### The organization of the checker body is as follows

```
import AnalogAssertionsPkg::*;
module Name #(... parameters ...) (... ref ports ...);
   local parameters if any, derived from module parameters;
   dynamic array declarations for signal windows;
   dynamic array declarations for associated spectra;
   creation of the arrays based on window size;
// there are as many of the following three declarations as
// there are clock domains
   int startCount = 0; // counter of clock tics to fill the first window
  bit running = 1'b0; // indicates that the first windows has been filled
   clocking clk @ ... endclocking // defines clock domain clock and signal
sampling
   function void action();
      // performs calls to FFT and any signals analysis needed for assertions
   endfunction
   Concurrent assertions, if any;
// an always procedure for each clock domain
   always @(clk) begin
      sample(); // call to sampling function from package
      if (!running) begin
         startCount++;
         running = startCount >= win size-1;
      end else begin
         action();
         immediate assertions for quantities computed in action
```

```
end
end
endmodule
```

The supporting package *AnalogAssertionsPkg* provides function to sample signals, handle complex numbers, and assemble values in arrays for processing by a DFT function for frequency domain assertions. The package can be enhanced as time goes by to add other generally useful function.

#### 3. Checker Examples

The checkers included here are for illustration only. The calculation used for SNR, SFDR, etc. may not be as needed in a real application, but they can be easily changed.

The clock that runs on real time in the examples is expected to be implemented outside the checker using

```
always begin
#1;
->clk;
end
```

or something similar but it has to preserve the time scale expected in the checker. This time unit management is critical for obtaining correct results from the frequency and temporal analysis.

### A noisy sinusoid signal checker

```
parameter real minSFDR = 49.3,
  parameter real sfdrTolerance = 5.0,
  parameter uint win size = 1024)
 ref real vIn,
ref event clk // sampling clock
localparam real
                      freqStep = sampFreq /win size ;
                      startCount = 0;
int
bit
                      running = 1'b0;
real
                      vInNoise, spurAbs, snr, sfdr;
real
                      carrierAbs, fundamentalAbs;
real
                      sideMin1Abs, sidePlus1Abs, fundamentalPwr;
uint
                      carrierIndex, spurIndex;
real
                      carrierFreq;
MagBin absBin1, absBin2;
AnalogAssertionsPkg::RealWindow vIn w = new[win size];
AnalogAssertionsPkg::Spectrum VIN = new[win size];
clocking aClk @clk;
    default input #1step;
    input vIn;
endclocking // aClk
function void action();
    // do DFT on signal
    //
             foreach(vIn w[i])
    //
                  display("i = %0d, vIn w[i] %10.3g", i, vIn w[i]);
    realBuildSpectrum(VIN, vIn w);
    $display("ACTION time = %0t", $realtime);
    foreach (VIN[i]) begin
        $display("i %0d, VIN[i].re %10.3g, VIN[i].im %10.3g",
                 i, VIN[i].re, VIN[i].im);
        $display("i %0d, power abs**2 / win size %10.3g",
                 i, (2*abs(VIN[i])/win size)**2);
    end
    // remove input frequencies from Vout
    vInNoise = 0; // cmpute RMS
    absBin1 = maxAbsBin(VIN, 0, win size-1);
    carrierIndex = absBin1.bin;
    carrierAbs = 2 * absBin1.mag/win size;
    carrierFreq = getFrequency(carrierIndex, freqStep);
    fundamentalAbs = sumAbs(VIN, carrierIndex-1, carrierIndex+1);
    fundamentalPwr = sumPwr(VIN, carrierIndex-1, carrierIndex+1);
    vInNoise = sumPwr(VIN, 0, carrierIndex-2);
    vInNoise += sumPwr(VIN, carrierIndex+2, win size/2-1);
    snr = $log10(fundamentalPwr / vInNoise); // check for 0 divisor
    snr = 20.0 * snr;
    absBin1 = maxAbsBin(VIN, 0, carrierIndex-2);
    absBin2 = maxAbsBin(VIN, carrierIndex+2, win size/2-1);
    spurAbs = 2 * absBin1.mag/win size;
    spurIndex = absBin1.bin;
    if (spurAbs < 2 * absBin2.mag/win size) begin
        spurAbs = 2 * absBin2.mag/win size;
        spurIndex = absBin2.bin;
```

```
end
        sfdr = $log10(fundamentalAbs**2 / spurAbs**2); // check for 0 divisor
        sfdr = 20.0 * sfdr;
    endfunction // action
// time domain check for fundamental frequency
// disabled - too much noise to detect crossing
//
      property FundFreq p;
//
          realtime tCross;
//
          @(posedge (vIn > 0.0))
//
              (1, tCross = $realtime) |=>
//
               @(posedge (vIn > 0.0))
//
               cmpWTolerance(($realtime-tCross) * 1/freqStep,
                              fundFreq, freqTolerance);
//
      endproperty
//
      FundFreq a: assert property(FundFreq p);
    always @(aClk) begin : run
        rSample(aClk.vIn, vIn w, win size);
        if (!running) begin
          startCount++;
          running = startCount >= win size-1;
        end else begin
          action();
          // frequency domain check on fundamental frequency
          FundFreqDFT a: assert(cmpWTolerance(carrierFreq,
                                fundFreq, freqTolerance))
                $display("Fundamental Frequency PASSED, actual %10.8g,
required %10.8g, tolerance %10.8g, bin %0d",
                     carrierFreq, fundFreq, freqTolerance, carrierIndex);
                 $display("Fundamental Frequency FAILED, actual %10.8g,
required %10.8g, tolerance %10.8g, bin %0d",
                     carrierFreq, fundFreq, freqTolerance, carrierIndex);
          // check amplitude at fundamental frequency
          FundFregAmplitude a: assert
                (cmpWTolerance(fundamentalAbs, absFundFreq, absTolerance))
                $display("Fund Freq Abs PASSED, abs %10.3g, ref %10.3g,
toler %10.3q",
                      fundamentalAbs, absFundFreq, absTolerance);
                else
                    $display("Fund Freq Abs FAILED, abs %10.3g, ref %10.3g,
toler %10.3g",
                      fundamentalAbs, absFundFreq, absTolerance);
          // check max power at fundamental frequency
          FundFreqPower a: assert
                (cmpWTolerance(fundamentalPwr, powerFundFreq,
                               powerTolerance))
                   $display("Fund Freq Pwr PASSED, pwr %10.3g, ref %10.3g,
toler %10.3g",
                      fundamentalPwr, powerFundFreq, powerTolerance);
                else
                    $display("Fund Freq Pwr FAILED, pwr %10.3q, ref %10.3q,
toler %10.3q",
```

```
fundamentalPwr, powerFundFreq, powerTolerance);
          // check SNR
          SNR a: assert (cmpWTolerance(snr, minSNR, snrTolerance))
                $display("SNR PASSED, snr %10.3g, ref %10.3g, toler %10.3g",
                         snr, minSNR, snrTolerance);
                    $display("SNR FAILED, snr %10.3g, ref %10.3g,
toler %10.3q",
                             snr, minSNR, snrTolerance);
          // check SFDR
          SFDR a: assert(cmpWTolerance(sfdr, minSFDR, sfdrTolerance))
                $display("SFDR PASSED, sfdr %10.3g, ref %10.3g, toler %10.3g,
index %0d",
                         sfdr, minSFDR, sfdrTolerance, spurIndex);
                else
                    $display("SFDR FAILED, sfdr %10.3g, ref %10.3g,
toler %10.3g index %0d",
                             sfdr, minSFDR, sfdrTolerance, spurIndex);
        end
    end
endmodule // SINchecker
```

#### **DAC** checker

```
* Copyright © 2019 Synopsys, Inc. All rights reserved.
* This source code is licensed under the Apache-2.0 license found in
* the LICENSE file in the root directory of this source tree.
* /
import AnalogAssertionsPkg::*;
// sampling of analog signal is on finer time step than digital clk
// if period of clk is Td and time step is Ta, then Td == Kt * Ta holds for
some Kt, and
// the digital window size WSd and the analog window size WSa should
// satisfy VSa == Kw * Kt * WSd, for some Kw.
module DACchecker
    #(parameter real clkFrequency = 1000000.0, // digital clock frequency
      parameter real gain = 10.0, // specified conversion factor
      parameter real maxNoise = 0.5, // RMS noise on frequencies not in
dataIn
      parameter int aWin size = 2048, // analog window size
      parameter int dWin_size = 256, // digital window size, Kw=1, Kt=8
     parameter real vOut tolerance = 0.5 // absolute value
                dataIn, // input digital unsigned int
     ref uint
     {\tt ref real} \qquad {\tt vOut, // analog output}
     ref event digitalClk, // digital side clock
     ref event analogClk // analog sampling clock should be 8x faster
```

```
);
    localparam real dFreqStep = clkFrequency/dWin size;
    localparam real aFreqStep = dFreqStep;
    int
               startCount = 0;
   bit
               running = 1'b0;
               voutNoise;
    real
    uint
               aBin;
    AnalogAssertionsPkg::RealWindow dataIn w = new[dWin size];
    AnalogAssertionsPkg::RealWindow vOut w = new[aWin size];
    AnalogAssertionsPkg::Spectrum Din = new[dWin size];
    AnalogAssertionsPkg::Spectrum Vout = new[aWin size];
    clocking aClk @analogClk;
        default input #1step;
        input vOut;
    endclocking // aClk
    clocking dClk @digitalClk;
        default input #1step;
        input dataIn;
    endclocking // dClk
    function action;
      // do DFT on signals
        realBuildSpectrum(Din, dataIn w);
        realBuildSpectrum(Vout, vOut w);
      // remove input frequencies from Vout
        foreach (Din[i]) begin
          aBin = i * aWin size / dWin size; // need to associate i with time
step size
          nullSpectrumBin(Vout, aBin); //replace by 0 corresponding bin
      end
      voutNoise = 0; // cmpute RMS
      for (uint i = 0; i < aWin size/2 -1; i++)
        voutNoise += (2 * abs(Vout[i])/aWin size) **2;
      voutNoise = $sqrt(voutNoise/aWin size);
      // Should the RMS be computed over the entire simulation or only
      // on a per window basis as done here?
    endfunction : action
    // check that DAC converts correctly digital to analog
    // assumed that dataIn sampled at register output
    // use of clocking vars does not introduce double sampling, used for
clarity
    DAC conversion a: assert property
    (@dClk cmpWTolerance(aClk.vOut, gain * dClk.dataIn, vOut tolerance));
    always @(aClk) begin
       rSample (aClk.vOut, vOut w, aWin size);
    end
```

```
always @(dClk) begin
    uiSample(dClk.dataIn, dataIn_w, dWin_size);
    if (!running) begin
        startCount++;
    running = startCount > dWin_size;
    end else begin
        action();
    // check that voutNoise is within limits
        DAC_noise_a: assert (voutNoise < maxNoise);
    end
    end
end</pre>
```

#### endinodule . DACCHECKEL

#### 4. SV Extensions

#### Would be nice extensions:

- 1. Built-in support for complex number data type, declaration and operations.
- 2. Allow \$\text{\$time}\$ or \$\text{\$realtime}\$ as a clock in assertions and always procedures, it would tick on every change of time.
- 3. Provide parameterized functions, it could avoid using dynamic arrays.
- 4. Allow arithmetic operations on dynamic arrays of same size.
- 5. Provide a built-in efficient FFT function.
- 6. Functions to return time step in appropriate time units.

#### If *checker* encapsulation is desired:

1. Allow dynamic array and real number operations in the construct.

#### If *class* encapsulation is desired:

- 1. Allow concurrent assertions in classes.
- 2. Reintroduce operator overloading.

## References

- [1] IEEE, "IEEE Standard for SystemVerilog Unified Hardware Design, Specification, and Verification Language," IEEE, New York, 2017.
- [2] Synonpsys, Inc., "amstaff Documentation", March 2019.