# **Computer Architecture** and Operating System

### **Computer Arithmetic**

Prof. Indranil Sengupta

Department of Computer Science and Engineering

IIT Kharagpur

**Computer Arithmetic** 

#### Introduction

- Computers are built using tiny electronic switches.
  - Typically made up of MOS transistors.
  - The state of the switches are typically expressed in binary (ON/OFF).
- To design arithmetic circuits for use in computers, we need to work with *binary numbers*.
  - How to carry out various arithmetic operations in binary?
  - How to implement them efficiently in hardware?

17/03/24

omputer Architecture and Operating System (CS3170

**Addition / Subtraction** 

# **Addition of Multi-bit Binary Numbers**

- At every bit position (stage), we require to add 3 bits:
  - > 1 bit for number A
  - ➤ 1 bit for number B
  - > 1 carry bit coming from the previous stage

**WE NEED A FULL ADDER** 

17/03/24

omputer Architecture and Operating System (CS3170)

#### **Full Adder**

| Inputs |   |          | Outputs |           |  |
|--------|---|----------|---------|-----------|--|
| Α      | В | $C_{in}$ | S       | $C_{out}$ |  |
| 0      | 0 | 0        | 0       | 0         |  |
| 0      | 0 | 1        | 1       | 0         |  |
| 0      | 1 | 0        | 1       | 0         |  |
| 0      | 1 | 1        | 0       | 1         |  |
| 1      | 0 | 0        | 1       | 0         |  |
| 1      | 0 | 1        | 0       | 1         |  |
| 1      | 1 | 0        | 0       | 1         |  |
| 1      | 1 | 1        | 1       | 1         |  |

$$\begin{split} S &= A'.B'.C_{in} + A'.B.C_{in}' + A.B'C_{in}' + A.B.C \\ &= A \oplus B \oplus C_{in} \\ C_{out} &= B.C_{in} + A.C_{in} + A.B + A.B.C_{in} \\ &= A.B + B.C_{in} + A.C_{in} \end{split}$$

17/03/24

Computer Architecture and Operating System (CS3170)

#### • Delay of a full adder:

- Assume that the delay of all basic gates (AND, OR, NAND, NOR, NOT) is δ.
- Delay for Carry = 2δ
- Delay for Sum = 3δ
   (AND-OR delay plus one inverter delay)



17/03/24

omputer Architecture and Operating System (CS3170

# **Parallel Adder Design**

- We shall look at two designs of an **n**-bit parallel adder.
  - a) Ripple carry adder
  - b) Carry look-ahead adder

17/03/24

Computer Architecture and Operating System (CS3170

# **Ripple Carry Adder**

- Cascade *n* full adders to create a *n*-bit parallel adder.
- Carry output from stage-i propagates as the carry input to stage-(i+1).
- In the worst-case, carry ripples through all the stages.

```
1111110 Carry
0111111 Number A
+ 0000001 Number B
1000000 Sum S
```

17/03/2

nputer Architecture and Operating System (CS3170)



# **How to Design a Parallel Subtractor?**

#### • Observation:

- Computing A B is the same as adding the 2's complement of B to A.
- 2's complement is equal to 1's complement plus 1.
- Let X<sub>i</sub> = B<sub>i</sub>'.



17/03/24

nputer Architecture and Operating System (CS3170)



# **Carry Look-ahead Adder**

- The propagation delay of an n-bit ripple carry order has been seen to be proportional to n.
  - Due to the rippling effect of carry sequentially from one stage to the next.
- One possible way to speedup the addition.
  - Generate the carry signals for the various stages in parallel.
  - Time complexity reduces from O(n) to O(1).
  - Hardware complexity increases rapidly with n.

17/03/2

omputer Architecture and Operating System (CS3170)

. .

- Consider the i-th stage in the addition process.
- We define the carry generate and carry propagate functions as:

$$G_i = A_i \cdot B_i$$
  
 $P_i = A_i \oplus B_i$ 

- G<sub>i</sub> = 1 represents the condition when a carry is generated in stage-i independent of the other stages.
- P<sub>i</sub> = 1 represents the condition when an input carry C<sub>i</sub> will be propagated to the output carry C<sub>i+1</sub>.



$$C_{i+1} = G_i + P_i.C_i$$

17/03/24

Computer Architecture and Operating System (CS3170)

# **Design of 4-bit CLA Adder**

$$C_4 = G_3 + G_2P_3 + G_1P_2P_3 + G_0P_1P_2P_3 + C_0P_0P_1P_2P_3$$

$$C_3 = G_2 + G_1P_2 + G_0P_1P_2 + C_0P_0P_1P_2$$

$$C_2 = G_1 + G_0 P_1 + C_0 P_0 P_1$$

$$C_1 = G_0 + C_0 P_0$$

$$S_0 = A_0 \oplus B_0 \oplus C_0 = P_0 \oplus C_0$$

$$S_1 = P_1 \oplus C_1$$

$$S_2 = P_2 \oplus C_2$$

$$S_3 = P_3 \oplus C_3$$

4 AND2 gates

3 AND3 gates

2 AND4 gates

1 AND5 gate

1 OR2, 1 OR3, 1 OR4 and

1 OR5 gate

4 XOR2 gates

17/03/24

mputer Architecture and Operating System (CS31702)





### **Generating the Status Flags**

- Many contemporary processors have a flag register that contains the status of the last arithmetic / logic operation.
  - Zero (Z): tells whether the result is zero.
    - Can be used for both arithmetic and logic operations.
  - Sign (S): tells whether the result is positive (=0) or negative (=1).
    - Can be used for both arithmetic and logic operations.
  - Carry (C): tells whether there has been a carry out of the most significant stage.
    - Used only for arithmetic operations.
  - Overflow (V): tells whether the result is too large to fit in the target register.
    - Used only for arithmetic operations (addition and subtraction).

17/03/24

Computer Architecture and Operating System (CS3170)



# Multiplication

### **Multiplication of Unsigned Numbers**

- Multiplication requires substantially more hardware than addition.
- Multiplication of two *n*-bit number generates a 2*n*-bit product.
- We can use shift-and-add method.
  - Repeated additions of shifted versions of the multiplicand.

```
1 0 1 0
1 1 0 1
------
1 0 1 0
0 0 0 0
1 0 1 0
1 0 1 0
```

Multiplicand M (10) Multiplier Q (13)

Product P (130)

17/03/24

omputer Architecture and Operating System (CS3170

### **Unsigned Sequential Multiplication**

- Requires much less hardware, but requires several clock cycles to perform multiplication of two *n*-bit numbers.
  - Typical hardware complexity: O(n).
  - Typical time complexity: O(n).
- In the "hand multiplication" that we have seen:
  - If the *i*-th bit of the multiplier is 1, the multiplicand is shifted left by *i* bit positions, and added to the partial product.
  - The relative position of the partial products do not change; it is the multiplicand that gets shifted left.

17/03/24

Computer Architecture and Operating System (CS31702)

- In the "shift-and-add" multiplication that we discuss now, we make the following modifications.
  - We do not shift the multiplicand (i.e., keep its position fixed).
  - We right shift an 2n-bit partial product at every step.

17/03/24

nputer Architecture and Operating System (CS31702



|                                                               | • |           |           |                               |        |
|---------------------------------------------------------------|---|-----------|-----------|-------------------------------|--------|
| <b>Example 1</b> : (10) x (13)                                | С | A         | Q         |                               |        |
| <u><b>Example 1</b></u> . (10) x (13)                         | 0 | 0 0 0 0 0 | 0 1 1 0 1 | Initialization                |        |
| Assume 5-bit numbers.                                         |   |           |           |                               |        |
|                                                               | 0 | 0 1 0 1 0 | 0 1 1 0 1 | A = A + M                     | Step 1 |
| M: (0 1 0 1 0) <sub>2</sub>                                   | 0 | 0 0 1 0 1 | 0 0 1 1 0 | Shift                         |        |
| Q: (0 1 1 0 1) <sub>2</sub>                                   | 0 | 0 0 1 0 1 | 0 0 1 1 0 | $\mathbf{A} = \mathbf{A} + 0$ | Cham 2 |
|                                                               | 0 | 0 0 1 0 1 | 1 0 0 1 1 | Shift                         | Step 2 |
| Product = 130                                                 | Ū | 0 0 0 1 0 |           | DILLE                         |        |
| $= (0 \ 0 \ 1 \ 0 \ 0 \ 0 \ 0 \ 1 \ 0)_{2}$                   | 0 | 0 1 1 0 0 | 1 0 0 1 1 | A = A + M                     | Step 3 |
|                                                               | 0 | 0 0 1 1 0 | 0 1 0 0 1 | Shift                         |        |
|                                                               | 0 | 1 0 0 0 0 | 0 1 0 0 1 | A = A + M                     | Step 4 |
|                                                               | 0 | 0 1 0 0 0 | 0 0 1 0 0 | Shift                         | Step 4 |
|                                                               | 0 | 0 1 0 0 0 | 0 0 1 0 0 | A = A + 0                     | Step 5 |
|                                                               | 0 | 0 0 1 0 0 | 0 0 0 1 0 | Shift                         | Step 5 |
|                                                               | ' |           |           |                               |        |
|                                                               |   |           |           |                               |        |
| 17/03/24 Computer Architecture and Operating System (CS31702) |   |           |           |                               | 25     |

|                                      | С      | Α                           | Q                          |                               |        |
|--------------------------------------|--------|-----------------------------|----------------------------|-------------------------------|--------|
| Example 2: (29) x (21)               | 0      | 0 0 0 0 0                   | 1 0 1 0 1                  | Initialization                |        |
| Assume 5-bit numbers.                | 0      | 1 1 1 0 1                   | 10101                      | A = A + M                     |        |
| M: (11101) <sub>2</sub>              | 0      | 0 1 1 1 0                   | 1 1 0 1 0                  | Shift                         | Step 1 |
| Q: (10101) <sub>2</sub>              | 0      | 0 1 1 1 0                   | 1 1 0 1 0                  | A = A + 0                     | Step 2 |
| Product = 609                        | 0      | 0 0 1 1 1                   | 0 1 1 0(1)                 | Shift                         |        |
| = (1 0 0 1 1 0 0 0 0 1) <sub>2</sub> | 1<br>0 | 0 0 1 0 0 1 0 0 1 0         | 0 1 1 0 1 0 0 1 0          | A = A + M<br>Shift            | Step 3 |
|                                      | 0      | 1 0 0 1 0                   | 0 0 1 1 0                  | $\mathbf{A} = \mathbf{A} + 0$ | Step 4 |
|                                      | 0      | 0 1 0 0 1                   | 0 0 0 1 1                  | Shift                         | 3tep 4 |
|                                      | 1<br>0 | 0 0 1 1 0                   | 0 0 0 1 1                  | A = A + M<br>Shift            | Step 5 |
|                                      | U      | 10011                       | 00001                      | SHILL                         |        |
|                                      |        |                             |                            |                               |        |
| 17/03/24                             |        | Computer Architecture and C | Operating System (CS31702) |                               | 26     |



### **Signed Multiplication**

- We can extend the basic shift-and-add multiplication method to handle signed numbers.
- One important difference:
  - Require to sign-extend all the partial products before they are added.
  - Recall that for 2's complement representation, sign extension can be done by replicating the sign bit any number of times.

17/03/24

Computer Architecture and Operating System (CS3170)

### **Booth's Algorithm for Signed Multiplication**

- In the conventional shift-and-add multiplication as discussed, for *n*-bit multiplication, we iterate *n* times.
  - Add either 0 or the multiplicand to the 2*n*-bit partial product (depending on the next bit of the multiplier).
  - Shift the 2*n*-bit partial product to the right.
- Essentially we need *n* additions and *n* shift operations.
- Booth's algorithm is an improvement whereby we can avoid the additions whenever consecutive 0's or 1's are detected in the multiplier.
  - · Makes the process faster.

17/03/2

omputer Architecture and Operating System (CS3170)

,

### **Basic Idea Behind Booth's Algorithm**

- We inspect two bits of the multiplier (Q<sub>i</sub>, Q<sub>i-1</sub>) at a time.
  - If the bits are same (00 or 11), we only shift the partial product.
  - If the bits are 01, we do an addition and then shift.
  - If the bits are 10, we do a subtraction and then shift.
- Significantly reduces the number of additions / subtractions.
  - For encoding the least significant bit  $Q_0$ , we assume  $Q_{-1} = 0$ .

17/03/24

Computer Architecture and Operating System (CS31702









#### **Division**

# The Process of Integer Division

- In integer division, a *divisor* **M** and a *dividend* **D** are given.
- The objective is to find a third number Q, called the quotient, such that

$$D = Q \times M + R$$

where **R** is the *remainder* such that  $0 \le R < M$ .

- The relationship **D** = **Q** x **M** suggests that there is a close correspondence between division and multiplication.
  - Dividend, quotient and divisor correspond to product, multiplicand and multiplier, respectively.
  - $\bullet\,$  Similar algorithms and circuits can be used for multiplication and division.

17/03/24

Computer Architecture and Operating System (CS31702

• One of the simplest division methods is the sequential digit-by-digit algorithm similar to that used in pencil-and-paper methods.

```
Quotient Q = Q_0Q_1Q_2Q_3
                1 1 0
                        1 0 0 1 0 1 Dividend D = R_0
  Divisor M
                                        Q_0.M
                                                (Does not go; Q_0 = 0)
                        1 0 0 1 0 1
D = 37 = (100101)_{2}
                                        Q_1.2^{-1}.M (Does go; Q_1 = 1)
                        - 110
                        -----
M = 6 = (1 1 0)_2
                          0 1 1 0 1
Quotient Q = 6
                          1 1 0 Q_2.2^{-2}.M
                                                 (Does go; Q_2 = 1)
Remainder R = 1
                            0 0 0 1
                             1 1 0 Q_3.2^{-3}.M (Does not go; Q_3 = 0)
                        -----
                              0 0 1
                                       R_4 = Remainder R
```

- In the example, the quotient  $Q = Q_0Q_1Q_2...$  is computed one bit at a time.
  - At each step i, the divisor shifted i bits to the right (i.e.  $2^{-i}.M$ ) is compared with the current partial remainder  $R_i$ .
  - The quotient bit  $Q_i$  is set to 0 (1) if  $2^{-i}.M$  is greater than (less than)  $R_i$ .
  - The new partial remainder  $R_{i+1}$  is computed as:

$$R_{i+1} = R_i - Q_i \cdot 2^{-i} \cdot M$$

17/03/24

Computer Architecture and Operating System (CS31702)

#### • Machine implementation:

• For hardware implementation, it is more convenient to shift the partial remainder to the left relative to a fixed divisor; thus

$$R_{i+1} = 2R_i - Q_i M$$
 (instead of  $R_{i+1} = R_i - Q_i 2^{-i} M$ )

• The final partial remainder is the required remainder shifted to the left, so that  $R = 2^{-3}.R_4$  (see next slide).

17/03/24

nputer Architecture and Operating System (CS31702



# Two alternative approaches

- We shall discuss two approaches:
  - a) Restoring division
  - b) Non-restoring division

17/03/2

nputer Architecture and Operating System (CS31702



# **Basic Steps (Restoring Division)**

#### Repeat the following steps *n* times:

- a) Shift the dividend left one bit at a time into register A.
- b) Subtract the divisor *M* from this register *A* (*trial subtraction*).
- c) If the result is negative (i.e. not going):
  - Add the divisor *M* back into the register *A* (*i.e. restoring back*).
  - Record 0 as the next quotient bit.
- d) If the result is positive:
  - Do not restore the intermediate result.
  - Record 1 as the next quotient bit.

A ← Q

M

17/03/2

mputer Architecture and Operating System (CS31702)



#### • Analysis:

• For *n*-bit divisor and *n*-bit dividend, we iterate *n* times.

• Number of trial subtractions:

• Number of restoring additions: n/2 on the average

Best case: 0Worst case: n

17/03/24

omputer Architecture and Operating System (CS3170)

# A Simple Example: 8/3 for 4-bit representation (n=4)

1 0 0 0 Initially: 0 0 0 0 0 Shift: 0 0 0 0 1 0 0 0 -Subtract: 0 0 1 1 (1)1 1 1 0 Set Q<sub>0</sub>: Restore: 0 0 1 1 0 0 0 0 1 0 0 0 0 0 0 0 1 0 0 0 0 -Shift: Subtract: 0 0 1 1 Set Q<sub>0</sub>:  $\binom{1}{1}$ 1 1 1 1 0 0 1 1 Restore: 0 0 0 0 0 0 0 1 0

Shift: 0 0 1 0 0 0 0 0 -Subtract: 0 0 1 1 0 0 0 0 1 Set Q<sub>0</sub>: 0 0 0 0 0 0 0 (1) 0 0 0 1 0 0 0 1 -Shift: Subtract: 0 0 1 1 (1) 1 1 1 1 Set Q<sub>0</sub>: Restore: 0 0 1 1 0 0 1 (0) 0 0 0 1 0 Remainder Quotient

 Remainder
 Quotient

 00010 = 2
 0010 = 2

17/03/24

Computer Architecture and Operating System (CS31702)

### (b) Non-Restoring Division



Shift left means

multiplying by 2.

- The performance of restoring division algorithm can be imperformed exploiting the following observation.
- In restoring division, what we do actually is:
  - If A is positive, we shift it left and subtract M.
    - That is, we compute 2A M.
  - If A is negative, we restore is by doing A+M, shift it left, and then subtract M.
    - That is, we compute 2(A + M) M = 2A + M.
- We can accordingly modify the basic division algorithm by eliminating the restoring step. → NON-RESTORING DIVISION

17/03/2

omputer Architecture and Operating System (CS3170)

.

#### Basic steps in non-restoring division:

- a) Start by initializing register A to 0, and repeat steps (b)-(d) n times.
- b) If the value in register A is positive,
  - Shift A and Q left by one bit position.
  - Subtract *M* from *A*.
- c) If the value in register A is negative,
  - Shift A and Q left by one bit position.
  - Add *M* to *A*.
- d) If A is positive, set  $Q_0 = 1$ ; else, set  $Q_0 = 0$ .
- e) If A is negative, add M to A as a final corrective step.

17/03/24

Computer Architecture and Operating System (CS31702





