











### LSF0101, LSF0102, LSF0108

ZHCSBY4G - DECEMBER 2013-REVISED FEBRUAURY 2016

# LSF010x 适用于开漏和推挽应用的 1/2/8 通道双向多电压电平转换器

# 1 特性

- 用无方向引脚提供双向电压转换
- 容性负载

≤30pF 时,最高支持 100MHz 的升压转换和 100MHz 以上的降压转换; 容性负载为 50pF 时,最高支持 40MHz 的升压/降压转换

- 支持热插入
- 可实现以下电压之间的双向电压电平转换
  - 0.95V ↔ 1.8/2.5/3.3/5 V
  - 1.2V ↔ 1.8/2.5/3.3/5V
  - 1.8V ↔ 2.5/3.3/5V
  - 2.5V ↔ 3.3/5V
  - 3.3V ↔ 5V
- 低待机电流
- 支持 TTL 的 5V 耐受 I/O 端口
- 低导通电阻 (Ron) 提供较少的信号失真
- 针对 EN 为低电平的高阻抗 I/O 引脚
- 直通引脚分配以简化印刷电路板 (PCB) 走线路由
- 锁断性能超过了 100mA, 符合 JESD 17 规范
- -40°C 至 125°C 工作温度范围
- 静电放电 (ESD) 性能测试符合 JESD 22 规范
  - 2000V 人体放电模式(A114-B, Ⅱ类)
  - 200V 机器放电模式 (A115-A)
  - 1000V 组件充电模式 (C101)

# 2 应用

• G P

1

0

MDIO,PMBus,SMBus,SDIO,UART,I<sup>2</sup>C,和其他电信基础设施中的接口

- 工业用
- 汽车用
- 个人计算

# 3 说明

LSF 系列在容性负载 ≤ 30pF 时最高支持 100MHz 的 升压转换和 100MHz 以上的降压转换;在容性负载为 50pF 时最高支持 40MHz 的升压/降压转换,因此可支持更多的消费类或电信接口(MDIO 或 SDIO)。LSF 系列支持双向电压转换,而且无需使用 DIR 引脚,最大限度降低了系统工作量(PMBus、I²C 或 SMbus)。

LSF 系列的 IO 端口能够耐受 5V 电压,因此与工业和电信应用中的 TTL 电平 兼容。LSF 系列极具灵活性,能够为每条通道设置不同电压转换电平。

## 器件信息<sup>(1)</sup>

| 器件型号    | 封装 (引脚)                     | 封装尺寸(标称值)       |  |  |
|---------|-----------------------------|-----------------|--|--|
| LSF0101 | 小外形尺寸无引线<br>(SON) (6)       | 1.45mm x 1.00mm |  |  |
|         | X2SON (8)                   | 1.40mm x 1.00mm |  |  |
|         | DSBGA (8)                   | 1.90mm x 1.00mm |  |  |
| LSF0102 | SM8 (8)                     | 2.80mm x 2.95mm |  |  |
|         | 超薄小外形尺寸封装<br>(VSSOP)(8)     | 2.30mm x 2.00mm |  |  |
| LSF0108 | 超薄四方扁平无引线<br>封装 (VQFN) (20) | 4.50mm x 2.50mm |  |  |
|         | TSSOP (20)                  | 4.40mm x 6.50mm |  |  |

(1) 要了解所有可用封装,请参见数据表末尾的可订购产品附录。





| _ | $\rightarrow$ |
|---|---------------|
| _ | ملب           |
| _ | `\V           |

| 1   | 特性                                                                                                    |             | Switching Characteristics, V <sub>GATE</sub> = 2.5 V        | 8    |
|-----|-------------------------------------------------------------------------------------------------------|-------------|-------------------------------------------------------------|------|
| 2   | ····一<br>应用                                                                                           |             | 6.14 LSF0108 AC Performance (Translating Up)                |      |
| 3   | 说明 1                                                                                                  |             | Switching Characteristics, $V_{GATE} = 2.5 \text{ V} \dots$ |      |
| 4   | 修订历史记录                                                                                                | _           | 6.15 Typical Characteristics                                |      |
| 5   | Pin Configuration and Functions 3                                                                     | 7           | Parameter Measurement Information                           |      |
| 6   | Specifications5                                                                                       | 8           | Detailed Description                                        |      |
| •   | 6.1 Absolute Maximum Ratings 5                                                                        |             | 8.1 Overview                                                |      |
|     | 6.2 ESD Ratings 5                                                                                     |             | 8.2 Functional Block Diagrams                               |      |
|     | 6.3 Recommended Operating Conditions 5                                                                |             | 8.3 Feature Description                                     |      |
|     | 6.4 Thermal Information: LSF0101, LSF01086                                                            | _           | 8.4 Device Functional Modes                                 |      |
|     | 6.5 Thermal Information: LSF0102 6                                                                    | 9           | Application and Implementation                              |      |
|     | 6.6 Electrical Characteristics                                                                        |             | 9.1 Application Information                                 |      |
|     | 6.7 LSF0101/02 AC Performance (Translating Down)                                                      | 40          | 9.2 Typical Application                                     |      |
|     | Switching Characteristics , V <sub>GATE</sub> = 3.3 V                                                 |             | Power Supply Recommendations                                |      |
|     | 6.8 LSF0108 AC Performance (Translating Down)                                                         | 11          | Layout                                                      |      |
|     | Switching Characteristics, V <sub>GATE</sub> = 3.3 V                                                  |             | 11.1 Layout Guidelines                                      |      |
|     | 6.9 LSF0101/02 AC Performance (Translating Down) Switching Characteristics, V <sub>GATE</sub> = 2.5 V | 4.0         | 11.2 Layout Example                                         |      |
|     | 6.10 LSF0108 AC Performance (Translating Down)                                                        | 12          | HH 11 1 24 1 24 1 1                                         |      |
|     | Switching Characteristics, V <sub>GATE</sub> = 2.5 V                                                  |             | 12.1 相关链接                                                   |      |
|     | 6.11 LSF0101/02 AC Performance (Translating Up)                                                       |             | 12.2 社区资源                                                   |      |
|     | Switching Characteristics, V <sub>GATE</sub> = 3.3 V                                                  |             | 12.3 商标<br>12.4 静电放电警告                                      |      |
|     | 6.12 LSF0108 AC Performance (Translating Up)                                                          |             |                                                             |      |
|     | Switching Characteristics, V <sub>GATE</sub> = 3.3 V                                                  | 13          | 12.5 Glossary<br>机械、封装和可订购信息                                |      |
| han | ges from Revision F (October 2015) to Revision G                                                      |             |                                                             | Page |
| ᄅ   | 在"器件信息"表中添加所有可用封装尺寸并已更改引脚图 记                                                                          | 兑明。         |                                                             | 1    |
|     |                                                                                                       |             |                                                             |      |
| han | ges from Revision E (July 2015) to Revision F                                                         |             |                                                             | Page |
|     | 更改 特性 从"支持 100MHz 以上的高速转换"改为"容性负载                                                                     |             |                                                             |      |
|     | 上的降压转换;容性负载为 50pF 时,支持最高 40MHz 的                                                                      |             |                                                             |      |
| U   | pdated all propagation delay tables changed from generic                                              | to specif   | ic LSF devices                                              | 7    |
| han | ges from Revision D (October 2014) to Revision E                                                      |             |                                                             | Page |
| ᄅ   | .删除 特性中的"最大传播延迟低于 1.5ns"。                                                                             |             |                                                             | 1    |
|     | pdated ESD Ratings table                                                                              |             |                                                             |      |
|     | creased MAX value for $T_A$ , Operating free-air temperature                                          |             |                                                             |      |
| III | Creased MAX value for T <sub>A</sub> , Operating free-air temperature                                 | , 110111 65 | C to 125 C                                                  |      |
| han | ges from Revision C (May 2014) to Revision D                                                          |             |                                                             | Page |
|     | 将双向电压电平转换从 1.0 改为 0.95                                                                                |             |                                                             | 1    |
| ₽   | 更改 已更改 YZT 封装以修正视图错误。                                                                                 |             |                                                             | 1    |
|     | hanged YZT package to fix view error                                                                  |             |                                                             |      |
|     | dded pin numbers to <i>Pin Functions</i> table                                                        |             |                                                             |      |
|     | •                                                                                                     |             |                                                             |      |
| Λ.  | dded Vref_A footnote                                                                                  |             |                                                             | 13   |



| Changes from Revision B (May 2014) to Revision C                  | Page |
|-------------------------------------------------------------------|------|
|                                                                   |      |
| • 已更新文档标题                                                         | 1    |
| 已将 LSF0108 状态由"产品预览"改为"量产数据"。 已更新文档标题                             | 5    |
| Changes from Revision A (January 2014) to Revision B              | Page |
| <ul> <li>已将 LSF0108 状态由"产品预览"改为"量产数据"。</li> <li>已更新文档标题</li></ul> | 1    |
| Changes from Original (December 2013) to Revision A               | Page |
| • 已更新产品型号。                                                        | 1    |
| Updated Electrical Characteristics table                          | 6    |

# 5 Pin Configuration and Functions





#### LSF0102 DQE Package 8-Pin X2SON Top View



#### LSF0102 YZT Package 8-Pin DSBGA Bottom View



#### LSF0101 DRY Package 6-Pin SON Top View





### LSF0108 PW Package 20-Pin TSSOP Top View



#### LSF0108 RKS Package 20-Pin VQFN Top View



# **Pin Functions**

|        | PIN                       |            |                  |                                                                                               |
|--------|---------------------------|------------|------------------|-----------------------------------------------------------------------------------------------|
| NAME   | DCT, DCU,<br>DQE, YZT NO. | DRY<br>NO. | PW or RKS<br>NO. | DESCRIPTION                                                                                   |
| An     | 3, 4                      | 3          | 3 to 10          | Data part                                                                                     |
| Bn     | 6, 5                      | 4          | 18 to 11         | Data port                                                                                     |
| EN     | 8                         | 6          | 20               | Switch enable input; connect to Vref_B and pull-up through a high resistor (200 k $\Omega$ ). |
| GND    | 1                         | 1          | 1                | Ground                                                                                        |
| Vref_A | 2                         | 2          | 2                | Reference supply voltage; see Application and Implementation.                                 |
| Vref_B | 7                         | 5          | 19               | Reference supply voltage; see Application and Implementation.                                 |



# 6 Specifications

# 6.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature (unless otherwise noted)

|                                                      |                                          |                    | MIN  | MAX | UNIT  |
|------------------------------------------------------|------------------------------------------|--------------------|------|-----|-------|
| VI                                                   | Input voltage (2)                        |                    | -0.5 | 7   | V     |
| V <sub>I/O</sub> Input/output voltage <sup>(2)</sup> |                                          | -0.5               | 7    | V   |       |
|                                                      | Continuous channel current               |                    |      | 128 | mA    |
| I <sub>IK</sub>                                      | Input clamp current                      | V <sub>I</sub> < 0 |      | -50 | mA    |
| _                                                    | Dealer at the second increase (3)        | DCT package        |      | 220 | 90044 |
| R <sub>θJA</sub> Pack                                | Package thermal impedance <sup>(3)</sup> | DCU package        |      | 227 | °C/W  |
| T <sub>stg</sub>                                     | Storage temperature range                |                    | -65  | 150 | °C    |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|             |                         |                                                                     | VALUE | UNIT |
|-------------|-------------------------|---------------------------------------------------------------------|-------|------|
|             |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2000 |      |
| $V_{(ESD)}$ | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                         |                                | MIN | MAX | UNIT |
|-------------------------|--------------------------------|-----|-----|------|
| V <sub>I/O</sub>        | Input/output voltage           | 0   | 5   | V    |
| V <sub>ref_A/B/EN</sub> | Reference voltage              | 0   | 5   | V    |
| I <sub>PASS</sub>       | Pass transistor current        |     | 64  | mA   |
| T <sub>A</sub>          | Operating free-air temperature | -40 | 125 | °C   |

<sup>2)</sup> The input and input/output negative-voltage ratings may be exceeded if the input and input/output clamp-current ratings are observed.

<sup>(3)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions.



## 6.4 Thermal Information: LSF0101, LSF0108

|                      |                                              |           | LSF0108    | LSF0108    |      |
|----------------------|----------------------------------------------|-----------|------------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DRY (SON) | RKS (VQFN) | PW (TSSOP) | UNIT |
|                      |                                              | 6 PINS    | 20 PINS    | 20 PINS    |      |
| R <sub>θJA</sub>     | Junction-to-ambient thermal resistance       | 407.0     | 49.3       | 106.6      | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 285.2     | 45.9       | 41.0       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 271.6     | 20.6       | 57.6       | °C/W |
| $\psi_{JT}$          | Junction-to-top characterization parameter   | 113.5     | 2.5        | 4.2        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 271.0     | 20.6       | 47.0       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | n/a       | 3.4        | n/a        | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## 6.5 Thermal Information: LSF0102

| THERMAL METRIC <sup>(1)</sup> |                                              | LSF0102   | LSF0102   | LSF0102     | LSF0102     |      |
|-------------------------------|----------------------------------------------|-----------|-----------|-------------|-------------|------|
|                               |                                              | DCU (US8) | DCT (SM8) | DQE (X2SON) | YZT (DSBGA) | UNIT |
|                               |                                              | 8 PINS    | 8 PINS    | 8 PINS      | 8 PINS      |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 210.1     | 189.6     | 246.5       | 125.5       | °C/W |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | 89.1      | 119.6     | 149.1       | 1.0         | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 88.8      | 102.1     | 100.0       | 62.7        | °C/W |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 8.3       | 44.5      | 17.1        | 3.4         | °C/W |
| ΨЈВ                           | Junction-to-board characterization parameter | 88.4      | 101.0     | 99.8        | 62.7        | °C/W |
| $R_{\theta JC(bot)}$          | Junction-to-case (bottom) thermal resistance | n/a       | n/a       | n/a         | n/a         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## 6.6 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                      |                            | TE                             | ST CONDITIONS                                                            | MIN | TYP <sup>(1)</sup> | MAX  | UNIT |
|--------------------------------|----------------------------|--------------------------------|--------------------------------------------------------------------------|-----|--------------------|------|------|
| V <sub>IK</sub>                | $I_1 = -18 \text{ mA},$    | V <sub>EN</sub> = 0            |                                                                          |     |                    | -1.2 | V    |
| I <sub>IH</sub>                | V <sub>I</sub> = 5 V       | V <sub>EN</sub> = 0            |                                                                          |     |                    | 5.0  | μΑ   |
| I <sub>cc</sub>                | $V_{ref\_B} = V_{EN} = 5$  | .5 V, V <sub>ref_A</sub> = 4.5 | $V$ or 1 $V$ , $I_O = 0$ , $V_I = V_{CC}$ or GND                         |     | 1                  |      | μΑ   |
| C <sub>I(ref_A/B/EN)</sub>     | V <sub>I</sub> = 3 V or 0  |                                |                                                                          |     |                    |      | pF   |
| C <sub>io(off)</sub>           | $V_0 = 3 \text{ V or } 0,$ | $V_{EN} = 0$                   |                                                                          |     | 4.0                | 6.0  | рF   |
| C <sub>io(on)</sub>            | $V_0 = 3 \text{ V or } 0,$ | $V_{EN} = 3 V$                 |                                                                          |     | 10.5               | 12.5 | pF   |
|                                | V <sub>I</sub> = 0,        | I <sub>O</sub> = 64 mA         | $V_{ref\_A} = 3.3 \text{ V}; V_{ref\_B} = V_{EN} = 5 \text{ V}$          |     | 8.0                |      |      |
|                                |                            |                                | V <sub>ref_A</sub> = 1.8 V; V <sub>ref_B</sub> = V <sub>EN</sub> = 5 V   |     | 9.0                |      | Ω    |
|                                |                            |                                | $V_{ref\_A} = 1.0 \text{ V}; V_{ref\_B} = V_{EN} = 5 \text{ V}$          |     | 10                 |      |      |
|                                | V 0                        | I 22 m A                       | $V_{ref\_A} = 1.8 \text{ V}; V_{ref\_B} = V_{EN} = 5 \text{ V}$          |     | 10                 |      | 0    |
| r <sub>on</sub> <sup>(2)</sup> | $V_I = 0$ ,                | $I_O = 32 \text{ mA}$          | $V_{ref\_A} = 2.5 \text{ V}; V_{ref\_B} = V_{EN} = 5 \text{ V}$          |     | 15                 | Ω    |      |
|                                | V <sub>I</sub> = 1.8 V,    | I <sub>O</sub> = 15 mA         | $V_{ref\_A} = 3.3 \text{ V}; V_{ref\_B} = V_{EN} = 5 \text{ V}$          |     | 9.0                |      | Ω    |
|                                | V <sub>I</sub> = 1.0 V,    | I <sub>O</sub> = 10 mA         | V <sub>ref_A</sub> = 1.8 V; V <sub>ref_B</sub> = V <sub>EN</sub> = 3.3 V |     | 18                 |      | Ω    |
|                                | $V_I = 0 V$ ,              | I <sub>O</sub> = 10 mA         | V <sub>ref_A</sub> = 1.0 V; V <sub>ref_B</sub> = V <sub>EN</sub> = 3.3 V |     | 20                 |      | Ω    |
|                                | $V_I = 0 V$ ,              | I <sub>O</sub> = 10 mA         | V <sub>ref_A</sub> = 1.0 V; V <sub>ref_B</sub> = V <sub>EN</sub> = 1.8 V |     | 30                 |      | Ω    |

 <sup>(1)</sup> All typical values are at T<sub>A</sub> = 25°C.
 (2) Measured by the voltage drop between the A and B pins at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) pins.



# 6.7 LSF0101/02 AC Performance (Translating Down) Switching Characteristics, V<sub>GATE</sub> = 3.3 V

over recommended operating free-air temperature range,  $V_{GATE} = 3.3 \text{ V}$ ,  $V_{IH} = 3.3 \text{ V}$ ,  $V_{IL} = 0$ , and  $V_{M} = 1.15 \text{ V}$  (unless otherwise noted) (see Figure 2)

| DADAMETED        | EDOM (INDUT) | TO (OUTPUT) | C <sub>L</sub> = 50 | pF  | C <sub>L</sub> = 30 | pF  | C <sub>L</sub> = 15 | pF  | UNIT |
|------------------|--------------|-------------|---------------------|-----|---------------------|-----|---------------------|-----|------|
| PARAMETER        | FROM (INPUT) | TO (OUTPUT) | TYP                 | MAX | TYP                 | MAX | TYP                 | MAX | UNII |
| t <sub>PLH</sub> | A or D       | B or A      | 1.1                 |     | 0.7                 |     | 0.3                 |     | 20   |
| t <sub>PHL</sub> | A or B       |             | 1.2                 |     | 0.8                 |     | 0.4                 |     | ns   |

# 6.8 LSF0108 AC Performance (Translating Down) Switching Characteristics, V<sub>GATE</sub> = 3.3 V

over recommended operating free-air temperature range,  $V_{GATE} = 3.3 \text{ V}$ ,  $V_{IH} = 3.3 \text{ V}$ ,  $V_{IL} = 0$ , and  $V_{M} = 1.15 \text{ V}$  (unless otherwise noted) (see Figure 2)

| PARAMETER FROM (INPU   |             | TO (OUTPUT) | C <sub>L</sub> = 50 pF |     | C <sub>L</sub> = 30 pF |     | C <sub>L</sub> = 15 pF |      | UNIT |
|------------------------|-------------|-------------|------------------------|-----|------------------------|-----|------------------------|------|------|
| PARAMETER FROM (INPUT) | 10 (001701) | TYP M       | AX                     | TYP | MAX                    | TYP | MAX                    | UNII |      |
| t <sub>PLH</sub>       | A or D      | or B B or A | 1.9                    |     | 1.4                    |     | 0.75                   |      | 20   |
| t <sub>PHL</sub>       | A or B      |             | 2                      |     | 1.5                    |     | 0.85                   |      | ns   |

# 6.9 LSF0101/02 AC Performance (Translating Down) Switching Characteristics, V<sub>GATE</sub> = 2.5 V

over recommended operating free-air temperature range,  $V_{GATE} = 2.5 \text{ V}$ ,  $V_{IH} = 2.5 \text{ V}$ ,  $V_{IL} = 0$ , and  $V_{M} = 0.75 \text{ V}$  (unless otherwise noted) (see Figure 2)

| PARAMETER        | FROM (INPUT) | TO (OUTPUT) | C <sub>L</sub> = 50 pF |     | C <sub>L</sub> = 30 pF |     | C <sub>L</sub> = 15 pF |     | UNIT |
|------------------|--------------|-------------|------------------------|-----|------------------------|-----|------------------------|-----|------|
| PARAMETER        | PROW (INPUT) |             | TYP                    | MAX | TYP                    | MAX | TYP                    | MAX | ONII |
| t <sub>PLH</sub> | A or B       | B or A      | 1.2                    |     | 0.8                    |     | 0.35                   |     | ns   |
| t <sub>PHL</sub> |              |             | 1.3                    |     | 1                      |     | 0.5                    |     |      |

# 6.10 LSF0108 AC Performance (Translating Down) Switching Characteristics, V<sub>GATE</sub> = 2.5 V

over recommended operating free-air temperature range,  $V_{GATE} = 2.5 \text{ V}$ ,  $V_{IH} = 2.5 \text{ V}$ ,  $V_{IL} = 0$ , and  $V_{M} = 0.75 \text{ V}$  (unless otherwise noted) (see Figure 2)

| PARAMETER        | FROM (INPUT) | то (оитрит) | C <sub>L</sub> = 50 pF |     | C <sub>L</sub> = 30 pF |     | C <sub>L</sub> = 15 pF |     | UNIT |
|------------------|--------------|-------------|------------------------|-----|------------------------|-----|------------------------|-----|------|
| PARAMETER        | PROW (INPUT) |             | TYP                    | MAX | TYP                    | MAX | TYP                    | MAX | UNIT |
| t <sub>PLH</sub> | A or D       | D or 4      | 2                      |     | 1.45                   |     | 0.8                    |     | 20   |
| t <sub>PHL</sub> | A or B       | B or A      | 2.1                    |     | 1.55                   |     | 0.9                    |     | ns   |

# 6.11 LSF0101/02 AC Performance (Translating Up) Switching Characteristics, $V_{GATE} = 3.3 \text{ V}$

over recommended operating free-air temperature range,  $V_{GATE} = 3.3 \text{ V}$ ,  $V_{IH} = 2.3 \text{ V}$ ,  $V_{IL} = 0$ ,  $V_{T} = 3.3 \text{ V}$ ,  $V_{M} = 1.15 \text{ V}$  and  $R_{L} = 300$  (unless otherwise noted) (see Figure 2)

| PARAMETER        | FROM (INPUT) | TO (OUTPUT) | C <sub>L</sub> = 50 pF |     | C <sub>L</sub> = 30 pF |     | C <sub>L</sub> = 15 pF |     | UNIT |
|------------------|--------------|-------------|------------------------|-----|------------------------|-----|------------------------|-----|------|
| PARAMETER        |              |             | TYP                    | MAX | TYP                    | MAX | TYP                    | MAX | UNII |
| t <sub>PLH</sub> | A or B       | B or A      | 1                      |     | 0.8                    |     | 0.4                    |     |      |
| t <sub>PHL</sub> |              |             | 1                      |     | 0.9                    |     | 0.4                    |     | ns   |

# 6.12 LSF0108 AC Performance (Translating Up) Switching Characteristics, $V_{GATE} = 3.3 \text{ V}$

over recommended operating free-air temperature range,  $V_{GATE} = 3.3 \text{ V}$ ,  $V_{IH} = 2.3 \text{ V}$ ,  $V_{IL} = 0$ ,  $V_{T} = 3.3 \text{ V}$ ,  $V_{M} = 1.15 \text{ V}$  and  $R_{L} = 300$  (unless otherwise noted) (see Figure 2)

| DADAMETED        | EDOM (INDUT) | TO (OUTPUT) | C <sub>L</sub> = 50 pF |     | C <sub>L</sub> = 30 pF |     | C <sub>L</sub> = 15 pF |     | UNIT |
|------------------|--------------|-------------|------------------------|-----|------------------------|-----|------------------------|-----|------|
| PARAMETER FROM   | FROM (INPUT) |             | TYP                    | MAX | TYP                    | MAX | TYP                    | MAX | UNII |
| t <sub>PLH</sub> | A or B       | B or A      | 2.1                    |     | 1.55                   |     | 0.9                    |     |      |
| t <sub>PHL</sub> |              |             | 2.2                    |     | 1.65                   |     | 1                      |     | ns   |



# 6.13 LSF0101/02 AC Performance (Translating Up) Switching Characteristics, $V_{GATE} = 2.5 \text{ V}$

over recommended operating free-air temperature range,  $V_{GATE} = 2.5 \text{ V}$ ,  $V_{IH} = 1.5 \text{ V}$ ,  $V_{IL} = 0$ ,  $V_{T} = 2.5 \text{ V}$ ,  $V_{M} = 0.75 \text{ V}$  and  $R_{L} = 300$  (unless otherwise noted) (see Figure 2)

| DADAMETED        | EDOM (INDUT) | TO (OUTPUT) | C <sub>L</sub> = 50 pF |     | C <sub>L</sub> = 30 pF |     | C <sub>L</sub> = 15 pF |     | UNIT |
|------------------|--------------|-------------|------------------------|-----|------------------------|-----|------------------------|-----|------|
| PARAMETER        | FROM (INPUT) | 10 (001701) | TYP                    | MAX | TYP                    | MAX | TYP                    | MAX | UNII |
| t <sub>PLH</sub> | A or D       | D A         | 1.1                    |     | 0.9                    |     | 0.45                   |     | 20   |
| t <sub>PHL</sub> | A or B       | B or A      | 1.3                    |     | 1.1                    |     | 0.6                    |     | ns   |

# 6.14 LSF0108 AC Performance (Translating Up) Switching Characteristics, $V_{GATE} = 2.5 \text{ V}$

over recommended operating free-air temperature range,  $V_{GATE} = 2.5 \text{ V}$ ,  $V_{IH} = 1.5 \text{ V}$ ,  $V_{IL} = 0$ ,  $V_{T} = 2.5 \text{ V}$ ,  $V_{M} = 0.75 \text{ V}$  and  $R_{L} = 300$  (unless otherwise noted) (see Figure 2)

| DADAMETED        | FROM (INPUT) | TO (OUTPUT) | C <sub>L</sub> = 50 pF |     | C <sub>L</sub> = 30 pF |     | C <sub>L</sub> = 15 pF |     | UNIT |
|------------------|--------------|-------------|------------------------|-----|------------------------|-----|------------------------|-----|------|
| PARAMETER        | FROW (INPUT) |             | TYP                    | MAX | TYP                    | MAX | TYP                    | MAX | UNII |
| t <sub>PLH</sub> | A or B       | B or A      | 1.8                    |     | 1.35                   |     | 0.8                    |     |      |
| t <sub>PHL</sub> |              |             | 1.9                    |     | 1.45                   |     | 0.9                    |     | ns   |

# 6.15 Typical Characteristics





# 7 Parameter Measurement Information



- NOTES: A.  $C_L$  includes probe and jig capacitance. B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_Q = 50 \Omega$ ,  $t_f \leq$  2 ns,  $t_f \leq$  2 ns.
  - C. The outputs are measured one at a time, with one transition per measurement.

Figure 2. Load Circuit for Outputs



# 8 Detailed Description

## 8.1 Overview

The LSF family can be used in level translation applications for interfacing devices or systems operating at different interface voltages with one another. The LSF family is ideal for use in applications where an open-drain driver is connected to the data I/Os. With appropriate pull-up resistors and layout, LSF can achieve 100 MHz. The LSF family can also be used in applications where a push-pull driver is connected to the data I/Os.

# 8.2 Functional Block Diagrams



Figure 3. LSF0101 Functional Block Diagram



Figure 4. LSF0102 Functional Block Diagram



## Functional Block Diagrams (continued)



Figure 5. LSF0108 Functional Block Diagram

## 8.3 Feature Description

The LSF family are bidirectional voltage level translators operational from 0.95 to 4.5 V (Vref\_A) and 1.8 to 5.5 V (Vref\_B). This allows bidirectional voltage translations between 1 V and 5 V without the need for a direction pin in open-drain or push-pull applications. LSF family supports level translation applications with transmission speeds greater than 100 Mbps for open-drain systems using a 30-pF capacitance and 250- $\Omega$  pullup resistor.

When the An or Bn port is LOW, the switch is in the ON-state and a low resistance connection exists between the An and Bn ports. The low  $R_{on}$  of the switch allows connections to be made with minimal propagation delay and signal distortion. Assuming the higher voltage is on the Bn port when the Bn port is HIGH, the voltage on the An port is limited to the voltage set by  $Vref_A$ . When the An port is HIGH, the Bn port is pulled to the drain pull-up supply voltage ( $V_{pu\#}$ ) by the pull-up resistors. This functionality allows a seamless translation between higher and lower voltages selected by the user without the need for directional control.

The supply voltage (Vpu#) for each channel can be individually set up with a pull-up resistor. For example, CH1 can be used in up-translation mode (1.2 V  $\leftrightarrow$  3.3 V) and CH2 in down-translation mode (2.5 V  $\leftrightarrow$  1.8 V).

When EN is HIGH, the translator switch is on, and the An I/O is connected to the Bn I/O, respectively, allowing bidirectional data flow between ports. When EN is LOW, the translator switch is off, and a high-impedance state exists between ports. The EN input circuit is designed to be supplied by Vref\_B. To ensure the high-impedance state during power-up or power-down, EN must be LOW.

#### 8.4 Device Functional Modes

Table 1 expresses the functional modes of the LSF devices.

**Table 1. Function Table** 

| INPUT EN <sup>(1)</sup> PIN | FUNCTION |
|-----------------------------|----------|
| Н                           | An = Bn  |
| L                           | H-Z      |

 EN is controlled by V<sub>ref\_B</sub> logic levels and should be at least 1 V higher than V<sub>ref\_A</sub> for best translator.



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 9.1 Application Information

The LSF devices are able to perform voltage translation for open-drain or push-pull interface. Table 2 provides some consumer/telecom interfaces as reference in regards to the different channel numbers that are supported by the LSF family.

Table 2. Voltage Translator for Consumer/Telecom Interface

| Part Name | Channel Number | Interface                                                         |
|-----------|----------------|-------------------------------------------------------------------|
| LSF0101   | 1              | GPIO                                                              |
| LSF0102   | 2              | GPIO, MDIO, SMBus, PMBus, I <sup>2</sup> C                        |
| LSF0108   | 8              | GPIO, MDIO, SDIO, SVID, UART, SMBus, PMBus, I <sup>2</sup> C, SPI |

# 9.2 Typical Application

# 9.2.1 I<sup>2</sup>C PMBus, SMBus, GPIO



Figure 6. Bidirectional Translation to Multiple Voltage Levels

## 9.2.1.1 Design Requirements

# 9.2.1.1.1 Enable, Disable, and Reference Voltage Guidelines

The LSF family has an EN input that is used to disable the device by setting EN LOW, which places all I/Os in the high-impedance state. Since LSF family is switch-type voltage translator, the power consumption is very low. It is recommended to always enable LSF family for bidirectional application (I<sup>2</sup>C, SMBus, PMBus, or MDIO).



## Typical Application (continued)

**Table 3. Application Operating Condition** 

|                       | PARAMETER               | MIN          | TYP MAX | UNIT |
|-----------------------|-------------------------|--------------|---------|------|
| Vref_A <sup>(1)</sup> | reference voltage (A)   | 0.95         | 4.5     | V    |
| Vref_B                | reference voltage (B)   | Vref_A + 0.8 | 5.5     | V    |
| $V_{I(EN)}$           | input voltage on EN pin | Vref_A + 0.8 | 5.5     | 5 V  |
| Vpu                   | pull-up supply voltage  | 0            | Vref_E  | 3 V  |

<sup>(1)</sup> Vref\_A have to be the lowest voltage level across all of inputs and outputs.

The 200 k $\Omega$ , pull-up resistor is required to allow Vref\_B to regulate the EN input. A filter capacitor on Vref\_B is recommended. Also Vref\_B and V<sub>I(EN)</sub> are recommended to be at 1.0 V higher than Vref\_A for best signal integrity.

### 9.2.1.2 Detailed Design Procedure

#### 9.2.1.2.1 Bidirectional Translation

For the bidirectional clamping configuration (higher voltage to lower voltage or lower voltage to higher voltage), the EN input must be connected to Vref\_B and both pins pulled to HIGH side Vpu through a pull-up resistor (typically 200 k $\Omega$ ). This allows Vref\_B to regulate the EN input. A filter capacitor on Vref\_B is recommended. The master output driver can be push-pull or open-drain (pull-up resistors may be required) and the slave device output can be push-pull or open-drain (pull-up resistors are required to pull the Bn outputs to Vpu).

If either output is push-pull, data must be unidirectional or the outputs must be tri-state and be controlled by some direction-control mechanism to prevent HIGH-to-LOW contentions in either direction. If both outputs are open-drain, no direction control is needed.

In Figure 6, the reference supply voltage (Vref\_A) is connected to the processor core power supply voltage. When Vref\_B is connected through a 200 k $\Omega$  resistor to a 3.3 V Vpu power supply, and Vref\_A is set 1.0 V. The output of A3 and B4 has a maximum output voltage equal to Vref\_A, and the bidirectional interface (Ch1/2, MDIO) has a maximum output voltage equal to Vpu.

## 9.2.1.2.2 Pull-up Resistor Sizing

The pull-up resistor value needs to limit the current through the pass transistor when it is in the ON state to about 15 mA. This ensures a pass voltage of 260 mV to 350 mV. If the current through the pass transistor is higher than 15 mA, the pass voltage also is higher in the ON state. To set the current through each pass transistor at 15 mA, to calculate the pull-up resistor value use the following equation:

$$Rpu = (Vpu - 0.35 \text{ V}) / 0.015 \text{ A} \tag{1}$$

Table 4 summarizes resistor values, reference voltages, and currents at 15 mA, 10 mA, and 3 mA. The resistor value shown in the +10% column (or a larger value) should be used to ensure that the pass voltage of the transistor is 350 mV or less. The external driver must be able to sink the total current from the resistors on both sides of the LSF family device at 0.175 V, although the 15 mA applies only to current flowing through the LSF family device.

Table 4. Pull-up Resistor Values (1)(2)

| V                | 15 mA       |                         | 10          | mA                      | 3 mA        |                         |  |
|------------------|-------------|-------------------------|-------------|-------------------------|-------------|-------------------------|--|
| V <sub>DPU</sub> | NOMINAL (Ω) | +10% <sup>(3)</sup> (Ω) | NOMINAL (Ω) | +10% <sup>(3)</sup> (Ω) | NOMINAL (Ω) | +10% <sup>(3)</sup> (Ω) |  |
| 5 V              | 310         | 341                     | 465         | 512                     | 1550        | 1705                    |  |
| 3.3 V            | 197         | 217                     | 295         | 325                     | 983         | 1082                    |  |
| 2.5 V            | 143         | 158                     | 215         | 237                     | 717         | 788                     |  |
| 1.8 V            | 97          | 106                     | 145         | 160                     | 483         | 532                     |  |
| 1.5 V            | 77          | 85                      | 115         | 127                     | 383         | 422                     |  |
| 1.2 V            | 57          | 63                      | 85          | 94                      | 283         | 312                     |  |

- (1) Calculated for V<sub>OL</sub> = 0.35 V
- (2) Assumes output driver V<sub>OL</sub> = 0.175 V at stated current
- +10% to compensate for V<sub>DD</sub> range and resistor tolerance

#### 9.2.1.2.3 LSF Family Bandwidth

The maximum frequency of the LSF family is dependent on the application. The device can operate at speeds of >100 MHz gave the correct conditions. The maximum frequency is dependent upon the loading of the application. The LSF family behaves like a standard switch where the bandwidth of the device is dictated by the on resistance and on capacitance of the device.

Figure 7 shows a bandwidth measurement of the LSF family using a two-port network analyzer.



Figure 7. 3-dB Bandwidth

The 3-dB point of the LSF family is  $\approx$  600 MHz; however, this measurement is an analog type of measurement. For digital applications the signal should not degrade up to the fifth harmonic of the digital signal. The frequency bandwidth should be at least five times the maximum digital clock rate. This component of the signal is very important in determining the overall shape of the digital signal. In the case of the LSF family, a digital clock frequency of greater than 100 MHz can be achieved.

The LSF family does not provide any drive capability. Therefore higher frequency applications will require higher drive strength from the host side. No pull-up resistor is needed on the host side (3.3 V) if the LSF family is being driven by standard CMOS totem pole output driver. Ideally, it is best to minimize the trace length from the LSF family on the sink side (1.8 V) to minimize signal degradation.

All fast edges have an infinite spectrum of frequency components; however, there is an inflection (or knee) in the frequency spectrum of fast edges where frequency components higher than  $f_{\rm knee}$  are insignificant in determining the shape of the signal.

To calculate the maximum practical frequency component, or the knee frequency ( $f_{knee}$ ), use the following equations:

$$f_{\text{knee}} = 0.5 / \text{RT} (10 - 80\%)$$
 (2)

$$f_{\text{knee}} = 0.4 \, / \, \text{RT} \, (20 - 80\%)$$
 (3)

For signals with rise time characteristics based on 10% to 90% thresholds,  $f_{knee}$  is equal to 0.5 divided by the rise time of the signal. For signals with rise time characteristics based on 20% to 80% thresholds, which is very common in many of today's device specifications,  $f_{knee}$  is equal to 0.4 divided by the rise time of the signal.

Some guidelines to follow that will help maximize the performance of the device:

- Keep trace length to a minimum by placing the LSF family close to the I<sup>2</sup>C output of the processor.
- The trace length should be less than half the time of flight to reduce ringing and line reflections or non-monotonic behavior in the switching region.
- To reduce overshoots, a pull-up resistor can be added on the 1.8 V side; be aware that a slower fall time is to be expected.



# 9.2.1.3 Application Curve





#### 9.2.2 MDIO



Figure 9. Typical Application Circuit (MDIO/Bidirectional Interface)

# 9.2.2.1 Design Requirements

Refer to Design Requirements.

# 9.2.2.2 Detailed Design Procedure

Refer to Detailed Design Procedure.

# 9.2.2.3 Application Curve



Figure 10. Captured Waveform From Above MDIO Setup



# 9.2.3 Multiple Voltage Translation in Single Device



# 9.2.3.1 Design Requirements

Refer to Design Requirements.

# 9.2.3.2 Detailed Design Procedure

Refer to Detailed Design Procedure.

# 9.2.3.3 Application Curve



Figure 11. Translation Down (3.3 to 1.8 V) at 150 MHz



# 10 Power Supply Recommendations

There are no power sequence requirements for the LSF family. For enable and reference voltage guidelines, please refer to the *Enable, Disable, and Reference Voltage Guidelines*.

# 11 Layout

## 11.1 Layout Guidelines

Because the LSF family is a switch-type level translator, the signal integrity is highly related with a pull-up resistor and PCB capacitance condition.

- Short signal trace as possible to reduce capacitance and minimize stub from pull-up resistor.
- Place LSF close to high voltage side.
- Select the appropriate pull-up resistor that applies to translation levels and driving capability of transmitter.

## 11.2 Layout Example



Figure 12. Short Trace Layout



Figure 13. Device Placement



# Layout Example (接下页)



Figure 14. Waveform From TP1 (Pull-up Resistor: 160- $\Omega$  and 50-pF Capacitance 3.3 V to 1.8 V at 100 MHz)



Figure 15. Waveform From TP2 (Pull-up Resistor: 160- $\Omega$  and 50-pF Capacitance 1.8 V to 3.3 V at 100 MHz)



## 12 器件和文档支持

## 12.1 相关链接

下面的表格列出了快速访问链接。范围包括技术文档、支持与社区资源、工具和软件,并且可以快速访问样片或购买链接。

表 5. 相关链接

| 器件      | 产品文件夹 | 样片与购买 | 技术文档  | 工具与软件 | 支持与社区 |
|---------|-------|-------|-------|-------|-------|
| LSF0101 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| LSF0102 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| LSF0108 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |

## 12.2 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.3 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 12.4 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

## 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

#### 重要声明

德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。

TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。

TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。

TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。

对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。

在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。

客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。

在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。

TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。

只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。

TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。

|               | 产品                                 |              | 应用                       |
|---------------|------------------------------------|--------------|--------------------------|
| 数字音频          | www.ti.com.cn/audio                | 通信与电信        | www.ti.com.cn/telecom    |
| 放大器和线性器件      | www.ti.com.cn/amplifiers           | 计算机及周边       | www.ti.com.cn/computer   |
| 数据转换器         | www.ti.com.cn/dataconverters       | 消费电子         | www.ti.com/consumer-apps |
| DLP® 产品       | www.dlp.com                        | 能源           | www.ti.com/energy        |
| DSP - 数字信号处理器 | www.ti.com.cn/dsp                  | 工业应用         | www.ti.com.cn/industrial |
| 时钟和计时器        | www.ti.com.cn/clockandtimers       | 医疗电子         | www.ti.com.cn/medical    |
| 接口            | www.ti.com.cn/interface            | 安防应用         | www.ti.com.cn/security   |
| 逻辑            | www.ti.com.cn/logic                | 汽车电子         | www.ti.com.cn/automotive |
| 电源管理          | www.ti.com.cn/power                | 视频和影像        | www.ti.com.cn/video      |
| 微控制器 (MCU)    | www.ti.com.cn/microcontrollers     |              |                          |
| RFID 系统       | www.ti.com.cn/rfidsys              |              |                          |
| OMAP应用处理器     | www.ti.com/omap                    |              |                          |
| 无线连通性         | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com      |
|               |                                    |              |                          |

邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2016, 德州仪器半导体技术(上海)有限公司





3-Jul-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing |    | Package<br>Qty | Eco Plan                   | Lead/Ball Finish  | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5)     | Samples |
|------------------|------------|--------------|--------------------|----|----------------|----------------------------|-------------------|--------------------|--------------|--------------------------|---------|
| LSF0101DRYR      | ACTIVE     | SON          | DRY                | 6  | 5000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | VD                       | Samples |
| LSF0102DCTR      | ACTIVE     | SM8          | DCT                | 8  | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | NG2<br>(S ~ Y)           | Samples |
| LSF0102DCUR      | ACTIVE     | VSSOP        | DCU                | 8  | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN | Level-1-260C-UNLIM | -40 to 125   | (G2 ~ NG2P ~ NG2S)<br>NY | Samples |
| LSF0102DQER      | ACTIVE     | X2SON        | DQE                | 8  | 5000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | RV                       | Samples |
| LSF0102YZTR      | ACTIVE     | DSBGA        | YZT                | 8  | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU            | Level-1-260C-UNLIM | -40 to 125   | RV                       | Samples |
| LSF0108PWR       | ACTIVE     | TSSOP        | PW                 | 20 | 2000           | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM | -40 to 125   | LSF0108                  | Samples |
| LSF0108RKSR      | ACTIVE     | VQFN         | RKS                | 20 | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | LSF0108                  | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# **PACKAGE OPTION ADDENDUM**

3-Jul-2017

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 3-Aug-2017

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LSF0101DRYR | SON             | DRY                | 6  | 5000 | 180.0                    | 9.5                      | 1.15       | 1.6        | 0.75       | 4.0        | 8.0       | Q1               |
| LSF0102DCTR | SM8             | DCT                | 8  | 3000 | 180.0                    | 13.0                     | 3.35       | 4.5        | 1.55       | 4.0        | 12.0      | Q3               |
| LSF0102DCUR | VSSOP           | DCU                | 8  | 3000 | 180.0                    | 9.0                      | 2.05       | 3.3        | 1.0        | 4.0        | 8.0       | Q3               |
| LSF0102DCUR | VSSOP           | DCU                | 8  | 3000 | 180.0                    | 8.4                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| LSF0102DQER | X2SON           | DQE                | 8  | 5000 | 180.0                    | 9.5                      | 1.15       | 1.6        | 0.5        | 4.0        | 8.0       | Q1               |
| LSF0102YZTR | DSBGA           | YZT                | 8  | 3000 | 180.0                    | 8.4                      | 1.02       | 2.02       | 0.75       | 4.0        | 8.0       | Q1               |
| LSF0108PWR  | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| LSF0108RKSR | VQFN            | RKS                | 20 | 3000 | 177.8                    | 12.4                     | 2.73       | 4.85       | 1.03       | 4.0        | 12.0      | Q1               |

www.ti.com 3-Aug-2017



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LSF0101DRYR | SON          | DRY             | 6    | 5000 | 184.0       | 184.0      | 19.0        |
| LSF0102DCTR | SM8          | DCT             | 8    | 3000 | 182.0       | 182.0      | 20.0        |
| LSF0102DCUR | VSSOP        | DCU             | 8    | 3000 | 182.0       | 182.0      | 20.0        |
| LSF0102DCUR | VSSOP        | DCU             | 8    | 3000 | 202.0       | 201.0      | 28.0        |
| LSF0102DQER | X2SON        | DQE             | 8    | 5000 | 184.0       | 184.0      | 19.0        |
| LSF0102YZTR | DSBGA        | YZT             | 8    | 3000 | 182.0       | 182.0      | 20.0        |
| LSF0108PWR  | TSSOP        | PW              | 20   | 2000 | 364.0       | 364.0      | 27.0        |
| LSF0108RKSR | VQFN         | RKS             | 20   | 3000 | 202.0       | 201.0      | 28.0        |

# DCU (R-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE (DIE DOWN)



- : A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
  - D. Falls within JEDEC MO-187 variation CA.



DCU (S-PDSO-G8)

PLASTIC SMALL OUTLINE PACKAGE (DIE DOWN)



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







PLASTIC SMALL OUTLINE - NO LEAD



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

3. For more information, see QFN/SON PCB application report in literature No. SLUA271 (www.ti.com/lit/slua271).



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated.

  The Pin 1 identifiers are either a molded, marked, or metal feature.



4211394/B 01/12

# RKS (R-PVQFN-N20)

# PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters



# YZT (R-XBGA-N8)

# DIE-SIZE BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. NanoFree™ package configuration.

NanoFree is a trademark of Texas Instruments.



PW (R-PDSO-G20)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G20)

# PLASTIC SMALL OUTLINE



- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
  C. SON (Small Outline No-Lead) package configuration.
  D. This package complies to JEDEC MO-287 variation X2EAF.



# DQE (R-PX2SON-N8)

# PLASTIC SMALL OUTLINE NO-LEAD



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. If 2 mil solder mask is outside PCB vendor capability, it is advised to omit solder mask.
- E. Maximum stencil thickness 0,1016 mm (4 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Over—printing land for acceptable area ratio is not viable due to land width and bridging potential. Customer may further reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.
- H. Suggest stencils cut with lasers such as Fiber Laser that produce the greatest positional accuracy.
- I. Component placement force should be minimized to prevent excessive paste block deformation.



# DCT (R-PDSO-G8)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion
- D. Falls within JEDEC MO-187 variation DA.

# DCT (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### 重要声明

德州仪器 (TI) 公司有权按照最新发布的 JESD46 对其半导体产品和服务进行纠正、增强、改进和其他修改,并不再按最新发布的 JESD48 提供任何产品和服务。买方在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。

TI 公布的半导体产品销售条款 (http://www.ti.com/sc/docs/stdterms.htm) 适用于 TI 已认证和批准上市的已封装集成电路产品的销售。另有其他条款可能适用于其他类型 TI 产品及服务的使用或销售。

复制 TI 数据表上 TI 信息的重要部分时,不得变更该等信息,且必须随附所有相关保证、条件、限制和通知,否则不得复制。TI 对该等复制文件不承担任何责任。第三方信息可能受到其它限制条件的制约。在转售 TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关 TI 产品或服务的明示或暗示保证,且构成不公平的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。

买方和在系统中整合 TI 产品的其他开发人员(总称"设计人员")理解并同意,设计人员在设计应用时应自行实施独立的分析、评价和判断,且应全权负责并确保应用的安全性,及设计人员的应用(包括应用中使用的所有 TI 产品)应符合所有适用的法律法规及其他相关要求。设计人员就自己设计的应用声明,其具备制订和实施下列保障措施所需的一切必要专业知识,能够 (1) 预见故障的危险后果,(2) 监视故障及其后果,以及 (3) 降低可能导致危险的故障几率并采取适当措施。设计人员同意,在使用或分发包含 TI 产品的任何应用前,将彻底测试该等应用和和该等应用所用 TI 产品的功能而设计。

TI 提供技术、应用或其他设计建议、质量特点、可靠性数据或其他服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI 资源"),旨在帮助设计人员开发整合了 TI 产品的 应用, 如果设计人员(个人,或如果是代表公司,则为设计人员的公司)以任何方式下载、访问或使用任何特定的 TI 资源,即表示其同意仅为该等目标,按照本通知的条款使用任何特定 TI 资源。

TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。

设计人员只有在开发包含该等 TI 资源所列 TI 产品的 应用时,才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。

TI 资源系"按原样"提供。TI 兹免除对资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为或对设计人员进行辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。

除 TI 己明确指出特定产品已达到特定行业标准(例如 ISO/TS 16949 和 ISO 26262)的要求外,TI 不对未达到任何该等行业标准要求而承担任何责任。

如果 TI 明确宣称产品有助于功能安全或符合行业功能安全标准,则该等产品旨在帮助客户设计和创作自己的 符合 相关功能安全标准和要求的应用。在应用内使用产品的行为本身不会 配有 任何安全特性。设计人员必须确保遵守适用于其应用的相关安全要求和 标准而设计。设计人员不可将任何 TI 产品用于关乎性命的医疗设备,除非已由各方获得授权的管理人员签署专门的合同对此类应用专门作出规定。关乎性命的医疗设备是指出现故障会导致严重身体伤害或死亡的医疗设备(例如生命保障设备、心脏起搏器、心脏除颤器、人工心脏泵、神经刺激器以及植入设备)。此类设备包括但不限于,美国食品药品监督管理局认定为 III 类设备的设备,以及在美国以外的其他国家或地区认定为同等类别设备的所有医疗设备。

TI 可能明确指定某些产品具备某些特定资格(例如 Q100、军用级或增强型产品)。设计人员同意,其具备一切必要专业知识,可以为自己的应用选择适合的 产品, 并且正确选择产品的风险由设计人员承担。设计人员单方面负责遵守与该等选择有关的所有法律或监管要求。

设计人员同意向 TI 及其代表全额赔偿因其不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2018 德州仪器半导体技术(上海)有限公司