# COL-215 Hardware Assignment - 3 Report

Shreeraj Jambhale Pallav Kamad 2023CS50048 2023CS51067

### **Table Of Contents**

| 1 | В  | uild Seven Segment Decoder | 1 |
|---|----|----------------------------|---|
| 1 | .1 | Aim                        | 1 |
|   | .2 | Approach                   |   |
| 1 | .3 | FLOW Diagram               |   |
| 1 | .4 | Simulation                 | 6 |
| 1 | .5 | Block Diagrams             | 9 |
| 1 | .6 | Resource Utilization       |   |

## 1 Build Seven Segment Decoder

### 1.1 Aim

The aim of this assignment is to implement a Finite State Machine (FSM) for AES decryption on a Basys 3 FPGA board. The FSM controls the sequence of operations required for AES decryption, including key scheduling, inverse transformations, and data flow management. The design focuses on:

- Managing state transitions between different AES decryption stages
- Coordinating memory access for input data and round keys
- Orchestrating the inverse transformations (InvSubBytes, InvShiftRows, InvMixColumns)
- Controlling the display output of decrypted data

### 1.2 Approach

The FSM implementation follows a structured approach with distinct states and controlled transitions:

#### 1.2.1 Round Key – XOR

- o Input Setup: Take an 8-bit input from the AES state matrix (1 hexadecimal code).
- o Round Key: Input the corresponding 8-bit round key for the current decryption round.
- O XOR Operation: Perform a bitwise XOR operation between the 8-bit input and the 8-bit round key.
- Output: The result of the XOR operation forms part of the decrypted output for this step.

#### 1.2.2 Inverse Shift Rows - InvShiftRows

The InvShiftRows transformation is the inverse of the Shift Rows step in AES encryption. In InvShiftRows, the bytes in each row of the state are shifted to the right by different offsets, in our implementation we provide one row at a time to the module and also provide the row number so to inform about the shift number

- o Input: row\_in (32 bits) representing the current row.
- O Shift index: shift\_idx (2 bits) to specify the shift amount.
- Output: row\_out (32 bits) as the shifted row.

Used if-else blocks to execute the process

- If shift\_idx is "00", no shift is applied.
- If shift\_idx is "01", it shifts by 8 bits (1 byte).
- If shift\_idx is "10", it shifts by 16 bits (2 bytes).
- If shift\_idx is "11", it shifts by 24 bits (3 bytes).

### 1.2.3 Inverse Sub Bytes – Inv S-Box

This code implements an inverse S-Box lookup function in AES decryption using a single-port ROM. Here's a breakdown of the approach and how it works:

- o Input Splitting: The 8-bit input is split into two 4-bit parts, dig1 and dig2. This is done to access the specific row and column of the S-Box.
- Address Formation: The dig2 (lower 4 bits) and dig1 (higher 4 bits) are concatenated to form an 8-bit intermediate\_add, which serves as the address for the ROM.
- ROM Lookup: The rom\_invSbox component is instantiated as a single-port ROM, using
  intermediate\_add as the address input (addra). This ROM is generated using a Block Memory
  Generator, preloaded with the inverse S-Box values.
- 0 Output: The douta from the ROM outputs the S-Box-transformed value for the given input.

#### 1.2.4 Inv Mix Columns

#### 1.2.4.1 GF8\_2Mul

The GF8\_2Mul function multiplies two 8-bit vector inputs within the Galois Field returning an 8-bit result. The function achieves this by applying bitwise shifts and XOR operations to perform the multiplication and reduction steps.

#### 1.2.4.2 Inv Mix Col

The Inv Mix Col function leverages the GF8\_2Mul function to compute the Galois Field sum of four separate products. It combines the outputs from four calls to GF8\_2Mul to produce a final 8-bit vector output, which replaces a single hexadecimal value in the 4x4 matrix during the transformation process.

#### 1.2.5 Display

This VHDL project converts a 32-bit hexadecimal input into ASCII characters and scrolls the result across four 7-segment displays on the Basys 3 board, showing four characters at a time with a 1-second interval. The purpose is to enable full data visibility by cycling through the ASCII-converted data continuously. Key steps include:

- o Clock Divider: Generates a 1-second delay for smooth scrolling.
- o Scrolling Index: Selects and updates the displayed 4-character segment every second.
- o ASCII Conversion: Maps each 4-bit hexadecimal digit to its ASCII equivalent for display.
- Display Logic: Cycles through the ASCII characters, presenting them on the 7-segment displays.

This design enables scrolling for large ASCII data on limited hardware.

| Digit | a | b | С | d | e | f | g |
|-------|---|---|---|---|---|---|---|
| 0     | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
| 1     | 0 | 1 | 1 | 0 | 0 | 0 | 0 |
| 2     | 1 | 1 | 0 | 1 | 1 | 0 | 1 |
| 3     | 1 | 1 | 1 | 1 | 0 | 0 | 1 |
| 4     | 0 | 1 | 1 | 0 | 0 | 1 | 1 |
| 5     | 1 | 0 | 1 | 1 | 0 | 1 | 1 |
| 6     | 1 | 0 | 1 | 1 | 1 | 1 | 1 |
| 7     | 1 | 1 | 1 | 0 | 0 | 0 | 0 |
| 8     | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 9     | 1 | 1 | 1 | 1 | 0 | 1 | 1 |
| A/a   | 1 | 1 | 1 | 0 | 1 | 1 | 1 |
| B/b   | 0 | 0 | 1 | 1 | 1 | 1 | 1 |
| C/c   | 1 | 0 | 0 | 1 | 1 | 1 | 0 |
| D/d   | 0 | 1 | 1 | 1 | 1 | 0 | 1 |
| E/e   | 1 | 0 | 0 | 1 | 1 | 1 | 1 |
| F/f   | 1 | 0 | 0 | 0 | 1 | 1 | 1 |
| _     | 1 | 1 | 1 | 1 | 1 | 1 | 0 |

#### 1.2.6 State Organization The FSM is organized into the following main states:

- IDLE: Initial state, waiting for start signal
- LOAD\_INPUT: Loads input ciphertext from ROM
- LOAD\_KEY: Retrieves round keys from key memory
- XOR\_STATE: Performs AddRoundKey transformation
- SUBBYTES\_STATE: Handles inverse S-box substitution
- SHIFTROWS\_LOAD/PROCESS/STORE: Manages inverse shift rows operation
- MIXCOLS\_STATE: Controls inverse mix columns transformation
- WRITE\_RESULT: Updates state matrix with round results
- DISPLAY\_STATE: Prepares output for seven-segment display
- DONE\_STATE: Signals completion of decryption

#### 1.2.7 Memory Management

- Input ROM: Stores the ciphertext to be decrypted
- Round Key ROM: Contains pre-computed round keys
- State Matrix: Internal storage for intermediate results
- Working Registers: 32-bit registers for temporary data storage

#### 1.2.8 Control Logic

- Counter Management:
  - o Round counter (0 to 9) for tracking decryption rounds
  - o Word counter (0 to 3) for matrix column operations
  - o Byte counter (0 to 3) for byte-level operations
  - o Row counter (0 to 3) for row operations

#### 1.2.9 State Transitions

- Transition conditions based on multiple counters
- Synchronous state updates on clock edges
- Reset handling for initialization
- Completion detection and done signal assertion

#### 1.2.10 Data Flow Control

- Column-major matrix operations
- Byte reordering for different transformations
- Pipeline management between transformation stages
- Output formatting for display

## 1.3 FLOW Diagram



## 1.4 Simulation

## 1.4.1 Round Key (XOR)



#### 1.4.2 InvShiftRows



1.4.3 Inv S-Box (outputs are shifted by some Clk cycle because of ROM access delay)



#### 1.4.4 Inv Mix Columns



## 1.4.5 Display



FINAL AES DECRYPT FSM →



## 1.5 Block Diagrams

## 1.5.1 Round Key (XOR)





#### 1.5.2 InvShiftRows





## 1.5.3 Inv S-Box





### 1.5.4 Inv Mix Columns





### 1.5.5 Display





#### SCROLLING TOP MODULE BLOCK DIAGRAM



## AES DECRYPT SCHEMATIC DIAGRAM



## 1.6 Resource Utilization

#### 1. Slice Logic | Used | Fixed | Prohibited | Available | Util% | Site Type | Slice LUTs\* 0 | | 403 | 0 | 20800 | 1.94 | 0 | | LUT as Logic | 403 | 0 | 20800 | 1.94 | LUT as Memory | 0 | 0 | 0 | 9600 | 0.00 | 0 | 41600 | 1.07 | | Slice Registers | 446 | 0 | | Register as Flip Flop | 446 | 0 | 0 | 41600 | 1.07 | Register as Latch 0 | 0 | 0 | 41600 | 0.00 | 0 | 0 | 0 | | F7 Muxes 16300 | 0.00 | | F8 Muxes 0 | 0 | 0 | 8150 | 0.00 |

\* Warning! The Final LUT count, after physical optimizations and full implementation, is type

#### 1.1 Summary of Registers by Type

-----

| <br>  Total | Clock Enable |          |       |
|-------------|--------------|----------|-------|
| 0           |              | -<br>  - |       |
| 0           |              | -        | Set   |
| 0           | l _          | l -      | Reset |
| 0           | l _          | Set      | -     |
| 0           | l _          | Reset    | -     |
| 0           | Yes          | l -      | -     |
| 0           | Yes          | l -      | Set   |
| 286         | Yes          | l -      | Reset |
| 0           | Yes          | Set      | -     |
| 160         | Yes          | Reset    | -     |
| +           | +            | +        | ++    |

| Site Type     | <br>  Used | <br>  Fixed | Prohibited         |          | Util% | +<br>    |  |
|---------------|------------|-------------|--------------------|----------|-------|----------|--|
|               | +<br>  3   |             | 0                  | <br>  50 | 6.00  | +<br>    |  |
| RAMB36/FIF0*  | 0          | 0           | 0                  | 50       | 0.00  | I        |  |
| RAMB18        | 6          | 0           | 0                  | 100      | 6.00  | <u> </u> |  |
| RAMB18E1 only | 6          |             |                    |          |       | l        |  |
|               |            |             |                    |          |       |          |  |
| . DSP<br>     |            |             |                    |          |       |          |  |
| . DSP<br><br> |            |             | t<br>ted   Availah |          |       |          |  |

| 4. | 10 | and | GT | Specific |
|----|----|-----|----|----------|
|    |    |     |    |          |

| +                           | +    | <b></b> | <b></b>      | <b></b>   | <b></b>      |
|-----------------------------|------|---------|--------------|-----------|--------------|
| Site Type                   | Used | Fixed   | Prohibited   | Available | Util%        |
| Bonded IOB                  | 141  |         | '<br>  0     | <br>  106 | <br>  133.02 |
| Bonded IPADs                | 0    | 0       | 0            | 10        | 0.00         |
| Bonded OPADs                | 0    | 0       | 0            | 4         | 0.00         |
| PHY_CONTROL                 | 0    | 0       | 0            | 5         | 0.00         |
| PHASER_REF                  | 0    | 0       | 0            | 5         | 0.00         |
| OUT_FIFO                    | 0    | 0       | 0            | 20        | 0.00         |
| IN_FIF0                     | 0    | 0       | 0            | 20        | 0.00         |
| IDELAYCTRL                  | 0    | 0       | 0            | 5         | 0.00         |
| IBUFDS                      | 0    | 0       | 0            | 104       | 0.00         |
| GTPE2_CHANNEL               | 0    | 0       | 0            | 2         | 0.00         |
| PHASER_OUT/PHASER_OUT_PHY   | 0    | 0       | 0            | 20        | 0.00         |
| PHASER_IN/PHASER_IN_PHY     | 0    | 0       | 0            | 20        | 0.00         |
| IDELAYE2/IDELAYE2_FINEDELAY | 0    | 0       | 0            | 250       | 0.00         |
| IBUFDS_GTE2                 | 0    | 0       | 0            | 2         | 0.00         |
| ILOGIC                      | 0    | 0       | 0            | 106       | 0.00         |
| OLOGIC                      | 0    | 0       | 0            | 106       | 0.00         |
| +                           | +    | ·       | <del> </del> | +         | ·            |

#### 5. Clocking

\_\_\_\_\_

| +          | <b></b> | <b></b> | +          | +         |      |
|------------|---------|---------|------------|-----------|------|
| Site Type  | Used    | Fixed   | Prohibited | Available |      |
| BUFGCTRL   | 1       |         | 0          | 32        |      |
| BUFIO      | 0       | 0       | 0          | 20        | 0.00 |
| MMCME2_ADV | 0       | 0       | 0          | 5         | 0.00 |
| PLLE2_ADV  | 0       | 0       | 0          | 5         | 0.00 |
| BUFMRCE    | 0       | 0       | 0          | 10        | 0.00 |
| BUFHCE     | 0       | 0       | 0          | 72        | 0.00 |
| BUFR       | 0       | 0       | 0          | 20        | 0.00 |
| +          | +       | ·       | +          | +         | ++   |

## 6. Specific Feature

-----

| +           | +    |      | + <del>-</del> | +          | + | ·+           |
|-------------|------|------|----------------|------------|---|--------------|
| Site Type   | :    | Jsed |                | Prohibited |   |              |
| BSCANE2     | <br> | 0    | 0              | ,          | 4 | 0.00         |
| CAPTUREE2   | 1    | 0    | 0              | 0          | 1 | 0.00         |
| DNA_PORT    | 1    | 0    | 0              | 0          | 1 | 0.00         |
| EFUSE_USR   | 1    | 0    | 0              | 0          | 1 | 0.00         |
| FRAME_ECCE2 | 1    | 0    | 0              | 0          | 1 | 0.00         |
| ICAPE2      | 1    | 0    | 0              | 0          | 2 | 0.00         |
| PCIE_2_1    | 1    | 0    | 0              | 0          | 1 | 0.00         |
| STARTUPE2   | ī    | 0    | 0              | 0          | 1 | 0.00         |
| XADC        | ī    | 0    | 0              | 0          | 1 | 0.00         |
| +           | +    |      |                | <u> </u>   | + | <del>-</del> |

### 7. Primitives

\_\_\_\_\_

| +<br>  Ref Name | +<br>  Used | +<br>  Functional Category |
|-----------------|-------------|----------------------------|
| LUT6            | 309         |                            |
| FDCE            | 286         | Flop & Latch               |
| FDRE            | 160         | Flop & Latch               |
| OBUF            | 138         | IO                         |
| LUT5            | 64          | LUT                        |
| LUT2            | 25          | LUT                        |
| LUT4            | 18          | LUT                        |
| LUT3            | 14          | LUT                        |
| RAMB18E1        | 6           | Block Memory               |
| LUT1            | 6           | LUT                        |
| IBUF            | 3           | IO                         |
| BUFG            | 1           | Clock                      |
| +               | +           | -++                        |