

# Gautam Buddha University

Greater Noida - 201 310

Website: www.gbu.ac.in

# **BID FORM**

FOR THE SUPPLY OF FPGAs FOR VLSI DESIGN LABORATORY

*OF* 

SCHOOL OF I.C.T.

# Gautam Buddha University Greater Noida - 201 310

### TENDER FOR SUPPLY OF FPGAs FOR VLSI DESIGN LABORATORY OF

### **SCHOOL OF I.C.T.**

| Tender                         | Supply of FPGAs for VLSI Design Lab.                                                                                                                                                                                                                                       |  |  |  |  |  |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                                |                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| Opening Date                   | 13 <sup>th</sup> May 2011                                                                                                                                                                                                                                                  |  |  |  |  |  |
| Closing Date                   | 13 <sup>th</sup> June 2011 upto 3.00 p.m.                                                                                                                                                                                                                                  |  |  |  |  |  |
| Closing Date                   | 13 June 2011 upto 3.00 p.m.                                                                                                                                                                                                                                                |  |  |  |  |  |
| Last date of Bid<br>Submission | 13 <sup>th</sup> June 2011 upto 5.00 p.m.                                                                                                                                                                                                                                  |  |  |  |  |  |
| Technical Bid Opening          | 14th June 2011 at 3.00 p.m.                                                                                                                                                                                                                                                |  |  |  |  |  |
| Date, Time & Place             | Venue : Conference Room of the Registrar Office, 1st Floor,<br>Administrative Building, G.B.U., Gr. Noida.                                                                                                                                                                 |  |  |  |  |  |
| Earnest Money Deposit          | 2% of the offered cost                                                                                                                                                                                                                                                     |  |  |  |  |  |
| <b>Completion Period</b>       | Within 8 weeks from the date of Purchase Order issued                                                                                                                                                                                                                      |  |  |  |  |  |
| Bid System                     | Two Tier: 1) Technical Bid 2) Financial Bid                                                                                                                                                                                                                                |  |  |  |  |  |
| Technical Bid Shall<br>Contain | <ul> <li>i. Technical specifications of each equipment quoted</li> <li>ii. All documents in support of commercial terms &amp; conditions and eligibility criteria.</li> <li>iii. Bidders Proforma</li> <li>iv. EMD &amp; Tender Fee demand drafts / pay orders.</li> </ul> |  |  |  |  |  |
| Financial Bid                  | The Financial Bid shall contain rate schedule only. The price shall be in words as well as in numeric numbers.                                                                                                                                                             |  |  |  |  |  |

SoICT: FPGAs for VLSI Design Laboratory

# "TECHNICAL BID (BIDDER'S PROFORMA)" (To be submitted in separate envelope)

| 1.                                                                                                                                                                                                                                                                   | Name of the firm:                                                             |                                   |                              |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------|------------------------------|--|--|--|--|--|
| 2.                                                                                                                                                                                                                                                                   | Date of incorporation                                                         |                                   |                              |  |  |  |  |  |
| 3.                                                                                                                                                                                                                                                                   | Name of the company – Government / Public Ltd. / Private Ltd. / Partnership / |                                   |                              |  |  |  |  |  |
|                                                                                                                                                                                                                                                                      | Proprietorship:                                                               |                                   |                              |  |  |  |  |  |
| 4.                                                                                                                                                                                                                                                                   | Specify the number of years in this line of activity by the company:          |                                   |                              |  |  |  |  |  |
| 5.                                                                                                                                                                                                                                                                   | Sales Tax/VAT registration No. (please attach certificate):                   |                                   |                              |  |  |  |  |  |
| 6. Experience (in year) of supplying & installation for similar software to IITs, NIT                                                                                                                                                                                |                                                                               |                                   |                              |  |  |  |  |  |
| Central Universities or any Academic Institute of National Repute (please a                                                                                                                                                                                          |                                                                               |                                   |                              |  |  |  |  |  |
|                                                                                                                                                                                                                                                                      | certificate/P.O.):                                                            |                                   |                              |  |  |  |  |  |
| 7. Turnover in the last three financial years (Figures should be in Indian Rupe Lakhs; please attach the certified copies of balance sheet with trading, profit & account): (if the figures for 10-11 are not available then they may furnish balance of year 07-08) |                                                                               |                                   |                              |  |  |  |  |  |
|                                                                                                                                                                                                                                                                      | 2008-09                                                                       | 2009-10                           | 2010-11                      |  |  |  |  |  |
|                                                                                                                                                                                                                                                                      |                                                                               |                                   |                              |  |  |  |  |  |
| 8.                                                                                                                                                                                                                                                                   | Provide the postal address,                                                   | telephone & fax numbers,          | and email address of the     |  |  |  |  |  |
|                                                                                                                                                                                                                                                                      | nearest service center :                                                      |                                   |                              |  |  |  |  |  |
|                                                                                                                                                                                                                                                                      |                                                                               |                                   |                              |  |  |  |  |  |
| 9.                                                                                                                                                                                                                                                                   | Mention delivery period from                                                  | n the date of the placement of    | an official purchase order : |  |  |  |  |  |
|                                                                                                                                                                                                                                                                      |                                                                               |                                   |                              |  |  |  |  |  |
| 10                                                                                                                                                                                                                                                                   | . Enclose the list of customer                                                | s to whom you have supplied       | /serviced during the last 3  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                      | years ending 31/03/2011 v                                                     | with full postal address and n    | ame of the contact person    |  |  |  |  |  |
|                                                                                                                                                                                                                                                                      | •                                                                             | and E-mail-id, billing amoun      | 5 5                          |  |  |  |  |  |
| 11                                                                                                                                                                                                                                                                   | . Are you the manufacturer /                                                  | authorized dealer / distribute    | or/ reseller for the product |  |  |  |  |  |
|                                                                                                                                                                                                                                                                      | quoted (please attached rele                                                  | evant certificate):               |                              |  |  |  |  |  |
| 12                                                                                                                                                                                                                                                                   | . Was there any lapse or dela                                                 | y in supplying the goods ord      | ered or any service related  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                      | issue during the warranty p                                                   | eriod for the products supplie    | ed by your firm to different |  |  |  |  |  |
|                                                                                                                                                                                                                                                                      | Institutes/Universities duri                                                  | ng last three years? If yes, prov | vide details.                |  |  |  |  |  |
| 13                                                                                                                                                                                                                                                                   | . Deviations in specifications,                                               | if yes, please mention in sepa    | rate sheet.                  |  |  |  |  |  |
| 14                                                                                                                                                                                                                                                                   | . Two days onsite training for                                                | faculty/staff of the GBU.         |                              |  |  |  |  |  |

warranty period.

15. Three years onsite warranty. Warranty includes free up-gradation / updates within

16. Whether technical specification are attached with Technical Bid or not.

Yes/No

#### **DECLARATION**

- 1. The rates quoted in financial bid are inclusive of all taxes, packing, handling and installation charges.
- 2. The information given in the financial bid by the undersigned is correct.

|           | (SIGNATURE ( | OF THE BIDDER) |
|-----------|--------------|----------------|
|           |              | WITH SEAL      |
| NAME :    |              |                |
| ADDRESS : |              |                |
| :         |              |                |
| :         |              |                |
| Tel./Mobi | ile No. :    |                |

Note: The financial bid is required to be submitted separately in a sealed cover super scribing as 'Supply of FPGAs for VLSI Design Lab. of School of I.C.T.

Page 4

# **Gautam Buddha University**

# School of I.C.T.

| S.<br>No. | Features Description                                                          | Deviation Yes/No (If yes give details)* |
|-----------|-------------------------------------------------------------------------------|-----------------------------------------|
|           | Spartan 3 FPGA                                                                |                                         |
|           | Key Features:                                                                 |                                         |
|           | FPGA – Compatibility                                                          |                                         |
|           | o Xilinx Spartan-3 XC3S400 in PQ208 pin package                               |                                         |
|           | Configuration through                                                         |                                         |
|           | o Flash PROM, o JTAG Port.                                                    |                                         |
|           | Power Supply                                                                  |                                         |
|           | o Vccio and Vccint are generated on board using regulators                    |                                         |
|           | o User Interface                                                              |                                         |
|           | o 16 Digital Output LEDs , o 4 X 4 Matrix Keyboard , o Six 7                  |                                         |
|           | Segment Display                                                               |                                         |
|           | o Clock oscillator                                                            |                                         |
|           | o User I/Os                                                                   |                                         |
|           | o Maximum 79 I/Os.                                                            |                                         |
|           | o Standard Configuration                                                      |                                         |
|           | o FPGA – XC3S400.                                                             |                                         |
|           | o Standard Accessories                                                        |                                         |
|           | o User Manual., o Codes for Demonstration, o Download Cable.                  |                                         |
|           | o Power Supply Adapter, o One RS-232 channel using MAX3223                    |                                         |
| 1         | o Interface Module                                                            |                                         |
|           | o Traffic Light Controller , o Real Time Clock Circuit , o ADC- DAC           |                                         |
|           | o RS232 Serial Interface                                                      |                                         |
|           | o RS232C compatible connectivity is provided using device,                    |                                         |
|           | MAX3223. Signals provided are Rx, Tx RTS and CTS.                             |                                         |
|           | Analog Interface                                                              |                                         |
|           | o 12 bit AD7891 ADC and 12 bit AD7541 DAC., o Analog Input –                  |                                         |
|           | Eight channels using ADC using AD7891, (500Ksps, 12 bit).                     |                                         |
|           | o Analog Output- Two channels using Two DAC's-AD7541. (12                     |                                         |
|           | bit, 100 ns conversion time)                                                  |                                         |
|           | Downloading Cable and Connector                                               |                                         |
|           | For downloading the design from PC, one 10-pin FRC connector                  |                                         |
|           | is provided on board.                                                         |                                         |
|           | Configuration                                                                 |                                         |
|           | o Master Serial Mode (Configuration PROM.), o Boundary Scan                   |                                         |
|           | Mode.(JTAG), Configuration modes can be selected by setting                   |                                         |
|           | mode pins using on board jumpers.                                             |                                         |
|           | Boundary Scan Mode In this mode, FPGA and / or PROM can be configured through |                                         |
|           |                                                                               |                                         |
|           | JTAG port.                                                                    |                                         |

#### Virtex II Pro Development System/Kit

#### **Key Features**

- Virtex-II Pro XC2VP30 FPGA with 30,816 Logic Cells,
- 136 18-bit multipliers,
- 2,448 Kb of block RAM,
- Two PowerPC Processors
- DDR SDRAM DIMM that can accept up to 2Gbytes of RAM
- 10/100 Ethernet port
- USB2 port (for FPGA configuration only)
- Compact Flash for FPGA configuration and data storage
- XSGA Video port
- Audio Codec
- SATA for connecting multiple XUPV2P boards
- PS/2 and RS-232 ports
- User GPIO (4 DIP switches, 5 push buttons, 4 LEDs)
- Audio: Line-in, Microphone-in, Line-out, AMP Out
- High and low speed expansion connectors with a large collection of available expansion boards.

2

#### GENERAL TERMS AND CONDITIONS

- 1. Detailed information about the Equipments/Instruments and their specifications are available in tender document, which can be downloaded from the University website <a href="https://www.gbu.ac.in">www.gbu.ac.in</a>.
- 2. Two bids system of tender will be adopted.
  - (i) The bid containing technical specifications and EMD
  - (ii) Bid containing financial offer

Technical and financial bids should be submitted in separate covers. The envelopes should be marked as technical bid and financial bid with reference numbers. These two envelops shall be sealed in a common cover and addressed to **The Registrar, Gautam Buddha University, Greater Noida, Gautam Budh Nagar -201310 (U.P.)** superscribing "Tender against Notification Advt. GBU/S&P/02/2011, Name of supply: FPGAs for the VLSI Design Lab. in School of I.C.T." so as to reach us on or before last date of bid submission.

- 3. The Technical Bid and Financial Bid should be duly filled-up.
- 4. These bids will be opened in two stages. The bid containing technical specifications and EMD will be opened at first stage and if same is found according to required specifications, the bid containing financial offer shall be opened in second stage.
- 5. The "**Technical Bid"** shall contain all documents in support of quoted Equipments/Instruments, their specifications, commercial terms & conditions and eligibility criteria along with the page number for cited specifications in the company brochure for the particular item.
- 6. The **"Financial Bid"** shall contain price schedule only. The rates and units shall not be overwritten in the price schedule. The price shall be both in words and figures.
- 7. **Eligibility Criteria**: All the participating suppliers/firms or principal manufacturer-should meet the following qualifying criteria. The firm should be a registered supplier for such supplies. Following documents are required to be submitted with Technical Bid, to qualify eligibility criteria:
  - (a) Sales Tax/VAT registration certificate.
  - (b) PAN and TIN number should be mentioned.
  - (c) The firm should have experience of supplying & installation for similar Equipments/Instruments to institute of National repute such as IIT, AIIMS, CSIR labs etc. The company should also furnish a list of clients of last 3 years.
  - (d) Certified copy of balance sheet with trading, profit & loss account for the last three financial years should be submitted.
  - (e) Name of branch offices & service centres after sales arrangements.
  - (f) Earnest Money Deposit (EMD) **as 2% of the offered cost** is required to be submitted in the form of DD/Banker's Cheque only drawn in favour of "Finance Officer, Gautam Buddha University" payable at "Greater Noida" along with the Technical Bid. If supply is not made within the prescribed period EMD would be forfeited.
  - (g) Authorized signatory should sign on all pages. Bids without authorized signature will be rejected.
  - (h) Minimum turnover required of firm to procure the software/equipments is Rupees One Crore.
  - (i) The bidder must be either sole Manufacturer of the Equipments/Instruments or the authorized agent/representative of the OEM. In the case of agent/representative, certified copy of the agency/authorization issued by the OEM should be enclosed with the tender.

- 8. Offer should be sent in a sealed envelope, submitted either in person or by post on which name and address of the supplier/firm shall be written. Tenders received through Emails or FAX will not be considered.
- 9. The technical bids will be opened on scheduled date and time in the presence of the vendors present possessing authorization letter from the respective companies/firms. Suppliers intending to attend the tender opening should intimate in advance.
- 10. The rate quoted should be F.O.R. Gautam Buddha University (Gautam Budh Nagar, Greater Noida, UP) in rupees inclusive of all charges e.g. packing, forwarding local taxes, railway freight, transit insurance, for outside firms and free delivery at University stores in the case of local firms. The total price should include all accessories required for final installation of the Equipments/Instruments.
- 11. The Equipments/Instruments should have USEPA/International/National validation certificates, wherever applicable.
- 12. The cost of the tender is Rs.1000/- (Rupees One Thousand) inclusive of taxes (Non-refundable) and it shall be paid separately in the form of DD/Banker's Cheque only drawn in favour of "Finance Officer, Gautam Buddha University" payable at "Greater Noida" and should be attached with technical bid envelope.
- 13. The EMD of the successful bidder will be refunded after two months of the completion of the supply and installation of the Equipments/Instruments to the satisfaction of the Gautam Buddha University. The EMD of the unsuccessful bidders will be returned to the concerned immediately after finalization of the tenders. No interest will be paid on EMD in any case.
- 14. The required delivery period must be mentioned against each item. Tenders should preferably be given only for those equipments/items/articles, which are available exstock. Rates of imported goods should be quoted excluding custom duty, as this University is exempted from payment of custom duty (by letter of Department of Scientific and Industrial Research, Ministry of Science & Technology, GOI).
- 15. Detailed specifications with the mention of make and model/Version of each item should be clearly given supported by the illustrated pamphlets wherever possible. Quotations without specified make and Model/Version and other particulars may be rejected. The payment will be made after the goods have been received, opened, checked, installed and found to be working satisfactorily as per the specifications and requirements. The accessories included in the Equipments/Instruments should also be clearly mentioned.
- 16. Losses or damage in transit will be borne by the Supplier. The supplier may, if he so desires, get the goods insured and include such charges in the tendered rate.
- 17. Offered prices should be valid at least for two months from the last date of receipt of tenders.
- 18. All legal proceedings, if necessity arises to the University may be any of the parties (University or Contractor/Supplier) shall have to be lodged in the courts situated at Gautam Buddha Nagar and not elsewhere.
- 19. (a) The Equipments/Instruments delivery time should be preferably within 8 weeks after the date of issuance of the purchase order. If the delivery time is quoted more than 8 weeks, GBU reserves all rights to permit the bidder to compete.
  - (b) The Penalty Clause is as under:-

Should the bidder fail to deliver the goods within stipulated period, the Competent Authority may, at his discretion, allow an extension in time subject to recovery from the bidder as agreed liquidated damages, and not by way of penalty, a sum equal to the percentage of the value of tender amount which the bidder has failed to supply for period of delay as stated below:-

i.Delay up to one week 1%

ii.Delay exceeding one week but not 2%

SoICT: FPGAs for VLSI Design Laboratory

#### exceeding two weeks

iii.Delay exceeding two weeks but not exceeding one month

5%

iv.Delay exceeding one month

5% for each month and part there of

subject to maximum 10%

- (c) In case of failure to supply the goods within stipulated delivery period and in accordance with the specifications given in the quotations, the University shall be free to cancel the order.
- 20. Supply of the placed order in part will not be accepted.
- 21. The University's term for payment: 90% against delivery of items in good condition, installation and putting those in satisfactory working conditions; balanced 10% payment shall be released after 60 days of satisfactory working of the items. For balance 10% payment, the firm has to raise bill/letter for balance payment. No advance payment shall be released.
- 22. The AMC cost, wherever applicable, after warranty period shall be made in equal installments at the end of each quarter subject to satisfactory service rendered.
- 23. The price quoted should be in Indian Rupees.
- 24. No revision of price bid will be allowed once the price bids are opened.
- 25. No increase in price will be allowed after our purchase order(s) are placed.
- 26. Warranty certificate against all the Equipments/Instruments developed defects covering warranty period, which commences from the date of installation shall be given at the time of supply of the Equipments/Instruments.
- 27. Inspection certificates of the equipments/instruments inspected by the qualified engineer of the manufacturer and packed in accordance with the terms and conditions of this order must be enclosed.
- 28. During the warranty period whenever the firm is called upon to attend to the rectification of the defects/faults in the consignments, the firm shall attend to the repair work within a period of a week. They should render timely back up service whenever called upon. A certificate to the effect should be attached to the tender.
- 29. A certificate to the effect that Equipments/Instruments supplied is fully operational and no additional accessory or space is required to fully functioning the Equipments/Instruments should be issued along with the delivery challans/invoice. GBU reserves the right to refuse payment in the event of not furnishing this certificate at the time of supply.
- 30. Complete user, technical and service manuals/installation drawings/documentation and spare parts catalogue are to be provided along with the supply of the item.
- 31. Failure to comply with all the terms and conditions mentioned herein would result in the tender being summarily rejected.
- 32. Vendors are informed that once the firms are shortlisted based on the eligibility criteria and technical specifications, only then the financial bids of the firms meeting eligibility criteria, technical specifications / requirements would be opened.
- 33. Conditional tenders will not be accepted.
- 34. Any cutting and overwriting in the financial bid will not be accepted.
- 35. GBU reserves the right to change the order quantity or split the orders among multiple vendors without assigning any reason (s) whatsoever.
- 36. GBU reserves the right to reject any or all the tenders without assigning any reasons whatsoever.

Registrar Gautam Buddha University

#### **ACCEPTANCE**

| We accept the above terms and conditions and shall comply with them strictly. |   |  |  |  |
|-------------------------------------------------------------------------------|---|--|--|--|
| SIGNATURE OF THE AUTHORISED SIGNATORY                                         | : |  |  |  |
| NAME OF THE SUPPLIER                                                          | : |  |  |  |
| ADDRESS                                                                       | : |  |  |  |
|                                                                               | : |  |  |  |
|                                                                               | : |  |  |  |
|                                                                               |   |  |  |  |

### **FINANCIAL BID**

# Name of Laboratory: VLSI Design Laboratory

# Name of the School: School of I.C.T.

| S.<br>No | Features Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Qty | Unit<br>Price<br>(Rs. In<br>figure) | Unit Price<br>(Rs. in<br>words) | Total Cost<br>(Rs.) |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------------------------|---------------------------------|---------------------|
|          | Spartan 3 FPGA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |                                     |                                 |                     |
| 1        | Key Features: FPGA – Compatibility o Xilinx Spartan-3 XC3S400 in PQ208 pin package Configuration through o Flash PROM, o JTAG Port. Power Supply o Vccio and Vccint are generated on board using regulators o User Interface o 16 Digital Output LEDs, o 4 X 4 Matrix Keyboard, o Six 7 Segment Display o Clock oscillator o User I/Os o Maximum 79 I/Os. o Standard Configuration o FPGA – XC3S400. o Standard Accessories o User Manual., o Codes for Demonstration, o Download Cable. o Power Supply Adapter, o One RS-232 channel using MAX3223 o Interface Module o Traffic Light Controller, o Real Time Clock Circuit, o ADC- DAC o RS232 Serial Interface o RS232C compatible connectivity is provided using device, MAX3223. Signals provided are Rx, Tx RTS and CTS. Analog Interface o 12 bit AD7891 ADC and 12 bit AD7541 DAC., o Analog Input – Eight channels using ADC using AD7891, (500Ksps, 12 bit). o Analog Output- Two channels using Two DAC's-AD7541. (12 bit, 100 ns conversion time)  Downloading Cable and Connector For downloading the design from PC, one 10- pin FRC connector is provided on board. Configuration | 05  |                                     |                                 |                     |

SoICT: FPGAs for VLSI Design Laboratory

|   | o Master Serial Mode (Configuration PROM.), o Boundary Scan Mode.(JTAG), Configuration modes can be selected by setting mode pins using on board jumpers.  Boundary Scan Mode In this mode, FPGA and / or PROM can be configured through JTAG port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         |       |  |  |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------|--|--|
|   | Virtex II Pro Development System/Kit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         |       |  |  |
| 2 | <ul> <li>Key Features</li> <li>Virtex-II Pro XC2VP30 FPGA with 30,816 Logic Cells,</li> <li>136 18-bit multipliers,</li> <li>2,448 Kb of block RAM,</li> <li>Two PowerPC Processors</li> <li>DDR SDRAM DIMM that can accept up to 2Gbytes of RAM</li> <li>10/100 Ethernet port</li> <li>USB2 port (for FPGA configuration only)</li> <li>Compact Flash for FPGA configuration and data storage</li> <li>XSGA Video port</li> <li>Audio Codec</li> <li>SATA for connecting multiple XUPV2P boards</li> <li>PS/2 and RS-232 ports</li> <li>User GPIO (4 DIP switches, 5 push buttons, 4 LEDs)</li> <li>Audio: Line-in, Microphone-in, Line-out, AMP Out</li> <li>High and low speed expansion connectors with a large collection of available expansion boards.</li> </ul> | 01      |       |  |  |
|   | Total cost of the offer is Rs in wo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ords (R | upees |  |  |
|   | & conditions of the tender.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |         |       |  |  |
|   | <u>DECLARATION</u> 1. The information given in the financial bid by the undersigned is correct.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |         |       |  |  |
|   | SIGNATURE OF THE AUTHORISED SIGNATORY:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |         |       |  |  |
|   | NAME OF THE SUPPLIER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |         |       |  |  |
|   | ADDRESS :                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |         |       |  |  |
|   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |         |       |  |  |