# Computer Architecture (计算机体系结构)

Lecture 21 CPU Design: Designing a Single-cycle CPU, pt 2



2020-10-19

## How to Design a Processor: step-by-step

- 1. Analyze instruction set architecture (ISA) => datapath requirements
  - meaning of each instruction is given by the register transfers
  - datapath must include storage element for ISA registers
  - datapath must support each register transfer
- 2. Select set of datapath components and establish clocking methodology
- 3. Assemble datapath meeting requirements
- 4. Analyze implementation of each instruction to determine setting of control points that effects the register transfer.
- 5. Assemble the control logic

# **Clocking Methodology**



- Storage elements clocked by same edge
- Being physical devices, flip-flops (FF) and combinational logic have some delays
  - Gates: delay from input change to output change
  - Signals at FF D input must be stable before active clock edge to allow signal to travel within the FF (set-up time), and we have the usual clock-to-Q delay
- "Critical path" (longest path through logic) determines length of clock period

## Register-Register Timing: One complete cycle



#### **3c: Logical Operations with Immediate**

## R[rt] = R[rs] op ZeroExt[imm16]



#### But we're writing to Rt register??



#### **3c: Logical Operations with Immediate**

## R[rt] = R[rs] op ZeroExt[imm16] ]



Already defined 32-bit MUX; Zero Ext?

#### **3d: Load Operations**

#### •R[rt] = Mem[R[rs] + SignExt[imm16]] Example: lw rt,rs,imm16





#### **3d: Load Operations**

#### •R[rt] = Mem[R[rs] + SignExt[imm16]] Example: lw rt,rs,imm16



#### **3e: Store Operations**

• Mem[ R[rs] + SignExt[imm16] ] = R[rt] Ex.: sw rt, rs, imm16



#### **3e: Store Operations**

• Mem[ R[rs] + SignExt[imm16] ] = R[rt] Ex.: sw rt, rs, imm16



#### **3f: The Branch Instruction**

beq rs, rt, imm16

- mem[PC] Fetch the instruction from memory
- Equal = R[rs] == R[rt] Calculate branch condition
- if (Equal) Calculate the next instruction's address
  - PC = PC + 4 + (SignExt(imm16) x 4)
     else
    - PC = PC + 4

#### **Datapath for Branch Operations**

beq rs, rt, imm16
 Datapath generates condition (equal)



extender for PC, need equal compare (sub?)

#### **Inst Address**



imm16

# Putting it All Together: A Single Cycle Datapath



## **An Abstract View of the Implementation**



#### An Abstract View of the Critical Path



#### **Peer Instruction**

- 1) In the worst case, the delay is the memory access time
- 2) With <u>only</u> changes to control, our datapath could write to memory and registers in one cycle.
- 12
  a) FF
  b) FT
  c) TF
  d) TT

# Summary: A Single Cycle Datapath

 We have Instruction<31:0> everything nPC sel instr except control 16:20 fetch signals clk unit RegDst Imm16 Rd Rt **ALUctr MemtoReg** RegWr Rs Rt zero MemWr 32 busA Ra Rb Rw busW 32 RegFile 32 busB 32 clk l 32 WrEn Adr Extender imm<sub>16</sub> Data In Data <del>7</del> 32 16 Memory clk

**ExtOp** 

**ALUSrc**