







































## **Boolean Expressions for Controller** ReaDst ALUSrc = ori + lw + sw MemtoReg = Iw RegWrite = add + sub + ori + lw MemWrite = sw nPCsel = bea = jump FxtOn. = lw + sw ALUctr[0] = sub + beq (assume ALUctr is 00 ADD, 01: SUB, 10: OR) ALUctr[1] = or where. rtype = $\sim op_5 \bullet \sim op_4 \bullet \sim op_3 \bullet \sim op_2 \bullet \sim op_1 \bullet \sim op_0$ $= \sim op_5 \circ \sim op_4 \circ op_3 \circ op_2 \circ \sim op_1 \circ op_0$ implement this in lw $= op_5 \bullet \sim op_4 \bullet \sim op_3 \bullet \sim op_2 \bullet$ $= op_5 \bullet \sim op_4 \bullet op_3 \bullet \sim op_2 \bullet$ op₁• op₀ gates? op₁ • op₀ beq = $\sim p_5 \bullet \sim p_4 \bullet \sim p_3 \bullet \qquad p_2 \bullet \sim p_1 \bullet \sim p_0$ jump = $\sim p_5 \bullet \sim p_4 \bullet \sim p_3 \bullet \sim p_2 \bullet \qquad p_1 \bullet \sim p_0$ add = rtype • $func_5$ • $\sim func_4$ • $\sim func_3$ • $\sim func_2$ • $\sim func_1$ • $\sim func_0$ $sub = rtype \bullet func_5 \bullet \neg func_4 \bullet \neg func_3 \bullet \neg func_2 \bullet func_1 \bullet \neg func_0$ L22 Single-Cycle CPU Control (21)













