

## Getting started with STM32F37/38xxx SDADC (sigma-delta ADC)

## Introduction

The STM32F37/38xxx microcontrollers combine a 32-bit Arm<sup>®</sup> Cortex<sup>®</sup>-M4 core with a DSP and FPU instructions running at 72 MHz with advanced analog peripherals. The Cortex<sup>®</sup>-M4 core includes a precise 16-bit sigma-delta ADC.

This application note outlines the main features of the SDADC and shows how the SDADC can be used in some application cases: temperature measurement using PT100, pressure measurement using MPX2102A, wave recorder, and electrocardiogram (ECG) acquisition.

These application examples are implemented in C language and are available as part of the STM32F37/38xx DSP and standard peripherals library package (stm32f37x\_dsp\_stdperiph\_lib) and the demonstration firmware package (stm32373c\_eval\_fw) of the STM32373C-EVAL evaluation board.

This document must be read in addition to the SDADC section in the reference manual *STM32F37xxx advanced Arm*®-based 32-bit MCUs (RM0313).

All values given in this document are guidance only. Refer to the related datasheet to get guaranteed and up-to-date values.

Table 1. Applicable products

| Туре           | Products                                                                                                            |
|----------------|---------------------------------------------------------------------------------------------------------------------|
| STM32F37/38xxx | STM32F372C8, STM32F372CB, STM32F372CC, STM32F372R8, STM32F372RB, STM32F372RC, STM32F372V8, STM32F372VB, STM32F372VC |
|                | STM32F373C8, STM32F373CB, STM32F373CC, STM32F373R8, STM32F373RB, STM32F373RC, STM32F373V8, STM32F373VB, STM32F373VC |
|                | STM32F378CC, STM32F378RC, STM32F378VC                                                                               |
|                | STM32F382RC, STM32F382VC                                                                                            |
|                | STM32F383CC, STM32F383RC, STM32F383VC                                                                               |



## 1 General information

This document applies to the STM32  $\mathrm{Arm}^{\circledR}\text{-}\mathrm{based}$  microcontrollers.

Note: Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.

arm

AN4207 - Rev 2 page 2/24



## 2 Basics of sigma-delta converters

Sigma-delta converters, also known as oversampling converters, consist of two basic circuits: a modulator and a digital filter (see the figure below).

In the modulator, the input signal is added to the negative feedback signal from the digital-to-analog converter (DAC). The signal difference, after passing through the integrating circuit, reaches the input of the comparator (1-bit ADC), where it is compared to the reference voltage (the comparator works as a 1-bit quantizer). The input signal from the comparator (1-bit ADC) controls the 1-bit converter and reaches the input of the digital filter, that decreases flowability and transforms the 1-bit stream into 16-bit words. The used filter topology that ensures the low-pass stage is Sinc<sup>3</sup>.

Vin 1-bit stream Digital filter and decimator

1-bit DAC

Figure 1. Block diagram of a sigma-delta analog-to-digital converter

AN4207 - Rev 2 page 3/24



## 3 16-bit SDADC overview

#### Main features

The STM32F37/38xxx devices include three embedded SDADC, that can be synchronized together. The main features of these SDADC are listed below:

- Effective number of bits (ENOB) equal to 14 bits
- 5 differential input pairs, or 9 single-ended inputs, or a combination
- High-performance data throughput:
  - 16.6 ksps input sampling rate when multiplexing between different channels
  - 50 ksps input sampling rate for single-channel operation
- Programmable gain: x0.5, x1, x2, x4, x8, x16 and x32
- Selectable reference voltage: V<sub>DDSD</sub>, 1.22 V, 1.8 V and V<sub>REF</sub>

#### 3.1 Clock selection

The SDADC clock is supplied by SDADCCLK, that divides the system clock (SYSCLK) by a selectable prescaler: 2, 4, 6, 8, 10, 12, 14, 16, 20, 24, 28, 32, 36, 40, 44 and 48.

The typical operating frequency of SDADC is 6 MHz in fast-speed mode and 1.5 MHz in low-speed mode.

Example: If SYSCLK is set to 72 MHz, the SDADC divider must be set to the following SYSCLK typical frequency:

- Fast-speed mode: prescaler = 12 (72 MHz / 6 MHz)
- Low-speed mode: prescaler = 48 (72 MHz / 1.5 MHz)

## 3.2 Input modes

The SDADC has three possible input modes, that can be combined:

- Differential mode
- Single-ended offset mode
- · Single-ended zero-reference mode

#### **Differential mode**

This mode is recommended when the sensors being used produce very small signals, with high susceptibility to noise. This is especially the case when using thermocouple and bridge type sensors (pressure sensors). In differential mode, the SDADC converts the difference between SDADCx\_AINyP and SDADCx\_AINyM. The result can be either positive or negative depending on which input is at higher voltage.

Note:

The SDADC can not measure negative voltages and the input voltage on each channel must stay within the electrical limits of the device.

The input range is  $[-V_{REF} / (2 * gain), + V_{REF} / (2 * gain)]$ , and the conversion value is in the range [-32768, +32767].

AN4207 - Rev 2 page 4/24



Example: For a 1.22 V reference voltage and a gain set to 1, the input range is  $\pm$ -0.61 V. The formula is Vin = SDADCx\_AINyP - SDADCx\_AINyM = ReadData \* V<sub>REF</sub> / (2 \* gain x 32768) with ReadData is two's complement read data from the SDADC data register: SDADCx\_JDATAR or SDADCx\_RDATAR.



Figure 2. Input signal range in differential mode

The figure below shows how to connect a bridge type sensor to the 16-bit SDADC. Both positive (SDADCx\_AINyP) and negative (SDADCx\_AINyM) inputs are connected to sensor outputs.



Figure 3. Typical connection of differential sensor to differential channels

#### Single-ended offset mode

In this mode, the conversions are performed by connecting the negative input to 0 V internally, leaving the corresponding pin for the negative input (SDADCx\_AINyM) free to be used for other purposes. The signal to be measured is applied to the positive input SDADCx\_AINyP. This mode of operation is similar to differential mode, except that the output data is only from 0 to +32767, and not from -32768 to +32767.

AN4207 - Rev 2 page 5/24



Therefore half of the dynamic range is lost. Consequently the SNR (signal-to-noise ratio) is degraded. The formula is  $Vin = SDADCx\_AINyP = ReadData * V_{REF} / (2 * gain * 32768)$  with ReadData is two's complement read data from SDADC data register: SDADCx\_JDATAR or SDADCx\_RDATAR.

SDADCx\_AINyP

VREF / (2 \* gain)

Figure 4. Input signal range in single-ended offset mode

#### Single-ended zero-reference mode

In this mode, the signal is applied to the positive input SDADCx\_AINyP, and the negative input is set to the signal reference (normally 0 V). This mode injects an input common mode of half scale to the ADC, thus maintaining the dynamic range the same as in differential mode (-32768 to +32767). In this mode, the injected common mode is dependent on gain variations.

The formula is  $Vin = SDADCx\_AINyP = (ReadData + 32768) * V_{REF} / (gain * 65536)$  with ReadData is two's complement read data from SDADC data register: SDADCx\_JDATAR or SDADCx\_RDATAR.



Figure 5. Input signal range in single-ended zero-reference mode

Note:

When channel p (with an even p) is used in differential mode, the channel p+1 is automatically used as minus input (SDADCx\_AINyM) and therefore channel p+1 can not be used in single-ended offset or zero-reference mode.

When the channel 4 is configured in differential mode, the channel 5 is automatically used as minus input. Therefore the channel 5 can not be used in single-ended offset or zero-reference mode.

AN4207 - Rev 2 page 6/24



## 3.3 SDADC voltage references

The SDADC reference voltage is selectable among the following sources:

- V<sub>REFINT1</sub>: 1.2 V embedded reference voltage
- V<sub>RFFINT2</sub>: 1.8 V embedded reference voltage
- V<sub>DDSD</sub>: SDADC analog supply voltage, from 2.2 V to 3.6 V
- V<sub>REFSD+</sub>: external SDADC reference voltage, from 1.1 V to V<sub>DDSD</sub>

The table below shows the voltage weights per bit (step size) using three possible references.

Table 2. Voltage step sizes

| V <sub>REFSD+</sub>          | μV/bit |
|------------------------------|--------|
| V <sub>REFINT1</sub> = 1.2 V | 18.46  |
| V <sub>REFINT2</sub> = 1.8 V | 27.69  |
| 3.3 V                        | 50.35  |

#### 3.4 Calibration

In order to get the best performance from the SDADC, two parameters must be calibrated: offset and gain.

#### Offset calibration

The offset error is a constant value that is added to the ideal conversion value. The figure below illustrates the offset error.

Figure 6. Offset error in SDADC



The SDADC embedded in STM32F37/38xxx devices provides an automatic offset calibration without adding external components. Its principle can be summarized in the following steps:

- 1. Shorts internally both channel inputs (positive and negative).
- 2. Performs conversion and stores the result in an internal register (configuration register).
- 3. Subtracts automatically the calibration value from the conversion value during standard conversion.

Note: It is recommended to run calibration at least once after SDADC configuration.

AN4207 - Rev 2 page 7/24



#### **Gain calibration**

As illustrated in the figure below, the gain error is the deviation of the SDADC transfer function from the ideal straight line. This gain error is due to the built-in programmable amplifier. According to the device datasheet, the typical analog gain error is -2.7%, which means there can be 884 counts (at maximum voltage) due to gain error. Reducing the gain error is then mandatory when performing accurate measurements.

Digital value

1 Positive gain error

3 Null gain error

Analog input

Negative gain error

2

Figure 7. Gain error in SDADC

The following gain types are implemented in the SDADC:

Analog gain: x1/2, x1, x2, x4, x8

Digital gain: x16 and x32

Only the analog gains are considered in the gain calibration.

The gain calibration requires an external accurate reference (see the figure below). The accurate reference voltage (AccRef) is applied at the SDADC input and the SDADC output is checked.



Figure 8. Gain calibration using the accurate reference voltage

The gain is computed as follows: AccRef / (Output \* V<sub>REF</sub> / 65536).

AN4207 - Rev 2 page 8/24



The computed gain can be stored in a non-volatile memory (Flash memory) and used during the acquisition phase

Note: Before running the gain calibration, it is mandatory to run offset calibration.

## Software procedure for offset and gain calibration

The flowchart below shows a typical SDADC application using both offset and gain calibration.

Figure 9. SDADC software calibration sequence



AN4207 - Rev 2 page 9/24



## 3.5 Matching impedance

The impedance of the analog signal source, or series resistance (RAIN), between the source and the MCU pin, may lead to a voltage drop across it because of the current flowing into the pin.

In the SDADC, the channel input impedance depends on:

- the SDADC clock
- the analog gain (0.5 8)

The figure below shows the equivalent input circuit for input channel where, Rin is the input impedance of the SDADC analog input. Rin can be calculated using the formula:

$$R_{in} = \frac{1}{2 \times f_{clk} \times C}$$

Figure 10. Equivalent input circuit for input channel



R<sub>AIN</sub>: impedance of the analog signal source

V<sub>AIN</sub>: signal source

Table 3. Typical input impedance of SDADC input channel

| Frequency (MHz) | Gain | Rin (kΩ) |
|-----------------|------|----------|
| 1.5             | 0.5  | 540      |
| 6               | 0.5  | 135      |
| 6               | 8    | 47       |

## 3.6 Low-power modes

The 16-bit SDADC combines both high resolution and low power consumption, making the SDADC suitable for battery-powered products. If the SDADC is left powered-up continuously, it consumes 1.2 mA maximum (typically  $800 \mu A$ ). The following SDADC modes reduce the power consumption:

- Slow mode: the SDADC consumes 600 µA maximum but the sampling rate is limited to 12.5 Ksps maximum.
- Standby mode: the SDADC consumes 200  $\mu$ A maximum but a stabilization time of 300 SDADC clock cycles (50  $\mu$ s @ 6 MHz) is required each time the SDADC exits from Standby mode.
- Power-down mode: the SDADC consumes 2.5 μA maximum but a stabilization time of 600 SDADC clock cycles (100 μs @ 6 MHz) is required each time the SDADC exits from Standby mode.

AN4207 - Rev 2 page 10/24



# Sigma-delta (SD) versus successive approximation register (SAR) analog-to-digital converters

Analog-to-digital converters come in different architectures to be able to address the needs of various applications. The main types available in the market are listed below:

- Successive approximation register (SAR) ADC
   These ADCs are frequently used in embedded systems, with sample rates of less than 5 Msps. Their resolution ranges from 8 to 16 bits. This type of ADC is used in industrial control applications.
- Sigma-delta ADC (SDADC)
   These ADCs are used in lower-speed applications requiring high resolution. The resolution may attain 24 bits by oversampling, but the sampling rate is limited to only a few ksps.
- These ADCs are the fastest type of analog-to-digital converter. They are suitable for applications requiring a very high sampling rate. However, flash converters have low resolution (12 bits). This type of ADC is used in oscilloscopes.

The STM32F37/38xxx devices include two types of embedded ADCs: 12-bit SAR ADC and 16-bit SDADC. The figure below gives an overview of the different ADC architectures, comparing their resolution and sampling rate



Figure 11. ADC architecture versus resolution and sampling rate

AN4207 - Rev 2 page 11/24



The table below summarizes the differences between the two types of ADC.

Table 4. SDADC versus SAR ADC feature comparison

| Feature                                 | SDADC                                                                                                                            | SAR ADC                                                                    |
|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|
| Maximum sampling rate                   | 50 ksps <sup>(1)</sup>                                                                                                           | 1 Msps                                                                     |
| Resolution                              | 16 bits                                                                                                                          | 12 bits                                                                    |
| Input mode                              | Single-ended and differential                                                                                                    | Single-ended                                                               |
| Embedded gains                          | 0.5x to 32x                                                                                                                      | N/A                                                                        |
|                                         | 5 differential input pairs                                                                                                       |                                                                            |
| Number of channels                      | or                                                                                                                               | 16 single-ended inputs                                                     |
|                                         | 9 single-ended inputs                                                                                                            |                                                                            |
| Number of instances                     | 3 with synchro capability                                                                                                        | 1                                                                          |
| Automatic offset calibration            | Yes                                                                                                                              |                                                                            |
| Analog watchdog                         | N/A                                                                                                                              | Yes                                                                        |
| Trigger sources for regular conversion  | Software     Start of conversion of another     SDADC                                                                            |                                                                            |
| Trigger sources for injected conversion | <ul> <li>Software</li> <li>Embedded timers</li> <li>External events</li> <li>Start of conversion of another<br/>SDADC</li> </ul> | <ul><li>Software</li><li>Embedded timers</li><li>External events</li></ul> |
| Input range                             | Independent from V <sub>REF</sub> , less than V <sub>REF</sub>                                                                   | [V <sub>REF-</sub> , V <sub>REF+</sub> ]                                   |
| Reference voltage                       | <ul> <li>1.22 V</li> <li>1.8 V</li> <li>V<sub>DDSD</sub></li> <li>V<sub>REFSD+</sub></li> </ul>                                  | V <sub>REF+</sub>                                                          |
| Input impedance <sup>(2)</sup>          | 47 kΩ to 540 kΩ                                                                                                                  | 125 kΩ to 2500 kΩ                                                          |

<sup>1.</sup> The sampling rate is 50 ksps when selecting a single channel and 16.6 ksps when multiplexing between different channels.

AN4207 - Rev 2 page 12/24

<sup>2.</sup> For SDADC, the input impedance depends on the selected gain and the selected operating frequency (1.5 MHz or 6 MHz). For SAR ADC, the input impedance depends on used sampling frequency (0.05 - 1 MHz) and sampling capacitor (8pF).



## 5 Application examples

This section presents how the 16-bit SDADC embedded in STM32F37/38xxx devices can be used in application examples such as temperature measurement, pressure measurement, three-phase power meter, or voice recorder.

## 5.1 Temperature measurement

This section details how to use a 16-bit SDADC to perform accurate temperature measurement using the PT100 sensor connected to PE7 on the STM32373C-EVAL evaluation board.

The application source code is available in folder  $Project\STM32F37x\_StdPeriph\_Examples\SDADC$  in  $stm32f37x\_dsp\_stdperiph\_lib$  (STM32F37x DSP and standard peripherals library package) .

A current source circuit available on the STM32373C-EVAL board is used to provide a fixed 1 mA current (when  $V_{DD}$  = 3.3 V) to the temperature sensor PT100, that is connected to the SDADC1 channel 3P (PE7), through a reference resistor 1.8 k $\Omega$  labeled R33.

The SDADC is configured in single-ended offset mode. The input range is from 0 V to V<sub>REF</sub> / (2 \* gain).

In this application, the SDADC internal gain is set to 8, so the range is from 0 V to V<sub>REF</sub> / 16.

The external reference  $V_{REF}$  (set to 3.3V on STM32373C-EVAL) is used as reference for the SDADC using JP17. The measurement ranges then between 0 V and  $V_{REF}$  / 16 = 0.20625 V. The conversion is performed in continuous mode with interrupts enabled on the end of the regular conversion.

The temperature is computed using the following formula:

$$\begin{split} Rpt100 &= 100 + 0.385 \times T \\ then & T = \frac{(Rpt100 - 100)}{0.385} \\ Vpt100 &= Rpt100 \times Ipt100 = Rpt100 \times \frac{V_{DD\_ANA}}{2 \times Rref} \\ then & Rpt100 = \frac{Vpt100 \times 1800 \times 2}{V_{DD\_ANA}} \\ and & T = \frac{1}{0.385} \times \left(\frac{(Vpt100 \times 1800 \times 2)}{V_{DD\_ANA}} - 100\right) \end{split}$$

#### where

- Rpt100 is the resistance of the PT100 sensor.
- Vpt100 is the voltage measured on PT100 sensor.
- Ipt100 is ~ 1mA current crossing the PT100 sensor.
- V<sub>DD\_ANA</sub> is the analog voltage.
- Rref is the reference resistor 1.8 k $\Omega$  labeled R33 on STM32373C-EVAL.

Table 5. Temperature sensor voltage range

| Configuration                                | Temperature (°C) | Resistance (Ω) | Voltage (mV) |
|----------------------------------------------|------------------|----------------|--------------|
|                                              | 0                | 100            | 91.667       |
| V <sub>DD</sub> = 3.3 V and<br>Rref = 1.8 KΩ | 20               | 107.7          | 98.725       |
|                                              | 50               | 119.2          | 109.2667     |

AN4207 - Rev 2 page 13/24



The temperature measurement is performed in two steps:

#### Temperature sensor calibration

This phase is performed with JP18 fitted in 2-3(REF) position. A 100  $\Omega$  resistor is connected to PE7 that is connected to V<sub>REF</sub> through the reference resistor. The SDADC converter measures the analog voltage applied on PE7 and then computes the correction coefficient. This calibrates the gain. The PT100 is not connected in this phase.

#### 2. Temperature measurement

This phase is performed with JP18 fitted in 1-2 (PT100) position. The PT100 sensor is connected to PE7 that is connected to  $V_{REF}$  through the reference resistor. The SDADC converter measures the analog voltage applied on PE7 and then computes the temperature, that is given by the following formula:

$$\frac{CoeffCorrection \times \frac{AvrgRegularConvData}{SDADC\_GAIN} \times REFERNEC\_RESISTOR \times 2}{SDADCRESOL} - RESISTANCE\_ZERODEGRE}{RESISTANCE\_COEFFICIENT}$$

#### where:

- CoeffCorrection is the correction coefficient computed in phase 1.
- AvrgRegularConvData is the average value of 256 samples.
- SDADC\_GAIN is the internal SDADC gain. In this example it is set to 8.
- REFERENCE RESISTOR is the reference resistor 1.8 kΩ labeled R33 on STM32373CEVAL.
- SDADCRESOL is the sigma-delta converter: 2<sup>16</sup> 1.
- RESISTANCE ZERODEGRE is the resistance of the PT100 at 0 °C.
- RESISTANCE COEFFICIENT is the coefficient of the PT100 sensor.

#### 5.2 Pressure measurement

This application example shows how to use the 16-bit SDADC to perform a pressure measurement, using the absolute pressure sensor MPX2102A, that is mounted on the STM32373C-EVAL evaluation board.

The application source code is available in the folder Project\STM32F37x\_StdPeriph\_Examples\SDADC in stm32f37x\_dsp\_stdperiph\_lib (STM32F37x DSP and standard peripheral library package).

On the STM32373C-EVAL board, the MPX2102A sensor is connected to the SDADC1 channels 8P (PE8) and 8N (PE9). The MPX2102A sensitivity, when powered by 3.3 V, is:

 $3.3 \text{ V} * 40 \text{ mV} / 10 \text{ V} = 13.2 \text{ mV} / 1000 \text{ mB} = 13.2 \text{ }\mu\text{V/mB}.$ 

To increase the sensitivity, an external 45.1 gain is applied, using the TVS632 operational amplifier that is available on the STM32373C-EVAL. The same operational amplifier is used to shift down the input voltage by 3.3 V / 10 = 0.33 V.

| Table 6  | Pressure | sensor  | voltage | range  |
|----------|----------|---------|---------|--------|
| Table 0. | FICOSUIC | 3611301 | voitaue | Ialiue |

| Configuration         | Pressure (HPA) | Differential voltage on sensor outputs (mV) | Differential voltage on SDADC inputs (mV) |
|-----------------------|----------------|---------------------------------------------|-------------------------------------------|
|                       | 800            | 10.56                                       | 146.256                                   |
| V <sub>DD</sub> = 3 V | 1000           | 13.2                                        | 265.32                                    |
|                       | 1200           | 15.84                                       | 384.384                                   |

Note:

Refer to the user manual STM32373C-EVAL evaluation board (UM1564) for more details about how the MPX2102A is connected to PE8 and PE9.

The SDADC channel 8 is configured in differential mode. The external reference  $V_{REF}$  (set to 3.3 V on STM32373C-EVAL) is used as reference for SDADC. The conversion is triggered by the TIM19 timer with interrupt enabled on the end of the injected conversion.

The input voltage is calculated using the formula below:

$$input voltage = \left(InjectedConvData \times \frac{SDADC\_VREF}{SDADC\_RESOL \times SDADC\_GAIN}\right) + OFFSET\_VOLTAGE$$

AN4207 - Rev 2 page 14/24



#### where:

- InjectedConvData is the digital value read from SDADC data register.
- SDADC\_VREF is the sigma-delta converter voltage reference, set externally to 3.3 V.
- SDADC\_RESOL is the sigma-delta converter resolution: 2<sup>16</sup> 1.
- SDADC\_GAIN is the internal SDADC gain (set to 4 in this example).
- OFFSET\_VOLTAGE is the offset voltage added by the operational amplifier TVS632 (approximately 3.3 V / 10 = 0.33 V).

The pressure is calculated using the formula below:

$$\label{eq:pressuremb} PressuremB = \frac{1000000 \times input voltage}{MPX2102\_SENSITIVITY \times EXTERNGAIN}$$

#### 5.3 Wave recorder

This example shows how to use the 16-bit SDADC to record the human voice using the electric condenser microphone that is installed on the STM32373C-EVAL evaluation board.

The application source code is available in the file Project\STM32373C-EVAL\src\waverecorder.c in stm32373c-eval\_fw (STM32373C-EVAL demonstration firmware package).

A microphone is connected to the SDADC1 channel 6 (PB0) through an audio amplifier/filter. The SDADC is configured in single-ended zero-reference mode, and the voice recording is triggered by TIM13 at a sampling rate of 8 kHz.

The wave-recorder application uses a ping-pong buffer: one buffer is actively being written in the microSD $^{\text{TM}}$  memory card, while the second buffer is filled with the new samples.

Writing access to the microSD<sup>™</sup> memory card uses the open source file system FatFS.

The figure below shows the block diagram of the voice recorder application.

Figure 12. Block diagram of the voice recorder



AN4207 - Rev 2 page 15/24

The flow chart of this application example is given in the figure below.

Wave recorder TIM13 IRQ Create a wave file on microSD. Write SDADC sample in selected buffer. Init SDADC. TIM4 IRQ Init TIM13 used as trigger. Is selected buffer full? Write selected buffer in microSD. Stop recording? Switch selected buffer. Clear TIM4 interrupt. Generate TIM4 interrupt. Stop recording: Disable SDADC and TIM13. Close the wave file. Clear TIM13 interrupt. Exit application

Figure 13. Flowchart of the wave recorder application

## 5.4 ECG acquisition

This example shows how to use the 16-bit SDADC to acquire a human ECG using two ECG electrodes TS1 and TS2 that are installed on the STM32373C-EVAL evaluation board.

The application source code is available in the file Project\STM32373C-EVAL\src\applications.c in stm32373c-eval\_fw (STM32373C-EVAL demonstration firmware package).

Two ECG electrodes, TS1 and TS2, are connected to the SDADC1 channel 0 (PE12) through an ECG amplifier/ filter. The SDADC is configured in single-ended zero-reference mode and the conversion is triggered by the TIM3 timer at a sampling rate of 480 Hz.

AN4207 - Rev 2 page 16/24



The ECG acquisition application uses a ping-pong buffer: one buffer is actively being filtered (using a bandpass filter) and then displayed on the LCD, while the second buffer is filled with the new ECG samples.

Note: ECG samples are filtered using the Arm DSP library.

The figure below shows the block diagram of the ECG acquisition application.

Figure 14. Block diagram of the ECG acquisition application



AN4207 - Rev 2 page 17/24

The flowchart of this application is given in the figure below.

ECG acquisition DMA half/ complete transfer IRQ Init SDADC, TIM3 used as trigger, DMA. Write SDADC sample in selected buffer. Init SDADC. Init TIM13 used as trigger. Is half transfer flag set ? Set buffer Set buffer Buffer pointer pointer at pointer at 1st reset? 2nd half. half. Filter the SDADC samples using a Clear DMA bandpass FIR filter. half/complete transfer interrupt. Display filtered samples on LCD. Reset buffer pointer. Stop acquisition? Disable acquisition: disable SDADC and TIM3.

Figure 15. Flowchart of the ECG acquisition application

AN4207 - Rev 2 page 18/24

Exit application



## 5.5 Power-meter application

The analog-to-digital converter is the most important part of a power-meter application and the SDADC embedded in STM32F37/38xxx devices meets the requirements of this type of application. Typically, a class B power meter requires 1.5% current measurement accuracy, which means a 14-bit ENOB ADC.

For the voltage measurement, there are no strict requirements and therefore the SAR ADC can be used for voltage measurement synchronized with the SDADC that is used for measuring the current.

Another ADC constraining parameter is the sampling rate. For power-meter applications, a sampling rate of up to 12.8 ksps is sufficient for harmonic spectrum analysis.

As shown in the figure below, in the power-meter application, the phase measurement consists of measuring voltages: Va, Vb and Vc, in single-ended mode, using the SAR ADC while currents (Ia, Ib and Ic) are converted in differential mode using the SDADC. All are triggered by the same timer (for example TIM19).

Phase c Phase b ADC\_IN0 Resistor divider ADC\_IN1 Resistor divider ADC IN2 Resistor divider STM32F37xxx SDADC3\_AIN0P Current sensor 3 SDADC3 AIN0M lb SDADC2\_AIN0P Current sensor 2 SDADC2\_AIN0M SDADC1\_AIN0P la Current sensor 1 SDADC1\_AIN0M

Figure 16. Three phases of the power-meter application

AN4207 - Rev 2 page 19/24



## **Revision history**

**Table 7. Document revision history** 

| Date        | Version | Changes                                                                                                                                                                                                         |  |
|-------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 13-Dec-2012 | 1       | Initial release.                                                                                                                                                                                                |  |
| 20-Jan-2021 | 2       | Updated:  title and Introduction  new Section 1 General information  structure of Section 3 16-bit SDADC overview  [-32768,+32767] in Section 3.2 Input modes  Table 4. SDADC versus SAR ADC feature comparison |  |

AN4207 - Rev 2 page 20/24



## **Contents**

| 1    | General information |                                                                                  | 2  |
|------|---------------------|----------------------------------------------------------------------------------|----|
| 2    | Bas                 | ics of sigma-delta converters                                                    | 3  |
| 3    | 16-b                | oit SDADC overview                                                               | 4  |
|      | 3.1                 | Clock selection                                                                  | 4  |
|      | 3.2                 | Input modes                                                                      | 4  |
|      | 3.3                 | SDADC voltage references                                                         | 7  |
|      | 3.4                 | Calibration                                                                      | 7  |
|      | 3.5                 | Matching impedance                                                               | 10 |
|      | 3.6                 | Low-power modes                                                                  | 10 |
| 4    | _                   | ma-delta (SD) versus successive approximation register (SAR) analog-to-diverters | _  |
| 5    | Арр                 | olication examples                                                               | 13 |
|      | 5.1                 | Temperature measurement                                                          | 13 |
|      | 5.2                 | Pressure measurement                                                             | 14 |
|      | 5.3                 | Wave recorder                                                                    | 15 |
|      | 5.4                 | ECG acquisition                                                                  | 16 |
|      | 5.5                 | Power-meter application                                                          | 19 |
| Rev  | ision               | history                                                                          | 20 |
| Cor  | itents              | ·                                                                                | 21 |
| List | of ta               | bles                                                                             | 22 |
| List | of fic              | aures                                                                            | 23 |



## **List of tables**

| Table 1. | Applicable products                            | . 1 |
|----------|------------------------------------------------|-----|
| Table 2. | Voltage step sizes                             | . 7 |
| Table 3. | Typical input impedance of SDADC input channel | 10  |
| Table 4. | SDADC versus SAR ADC feature comparison        | 12  |
| Table 5. | Temperature sensor voltage range               | 13  |
| Table 6. | Pressure sensor voltage range                  | 14  |
| Table 7. | Document revision history                      | 20  |

AN4207 - Rev 2



# **List of figures**

| Figure 1.  | Block diagram of a sigma-delta analog-to-digital converter         | . 3 |
|------------|--------------------------------------------------------------------|-----|
| Figure 2.  | Input signal range in differential mode                            | . 5 |
| Figure 3.  | Typical connection of differential sensor to differential channels | . 5 |
| Figure 4.  | Input signal range in single-ended offset mode                     | . 6 |
| Figure 5.  | Input signal range in single-ended zero-reference mode             | . 6 |
| Figure 6.  | Offset error in SDADC                                              | . 7 |
| Figure 7.  | Gain error in SDADC                                                | . 8 |
| Figure 8.  | Gain calibration using the accurate reference voltage              | . 8 |
| Figure 9.  | SDADC software calibration sequence                                | . 9 |
| Figure 10. | Equivalent input circuit for input channel                         | 10  |
| Figure 11. | ADC architecture versus resolution and sampling rate               | 11  |
| Figure 12. | Block diagram of the voice recorder                                | 15  |
| Figure 13. | Flowchart of the wave recorder application                         | 16  |
| Figure 14. | Block diagram of the ECG acquisition application                   | 17  |
| Figure 15. | Flowchart of the ECG acquisition application                       | 18  |
| Figure 16. | Three phases of the power-meter application                        | 19  |



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2021 STMicroelectronics - All rights reserved

AN4207 - Rev 2 page 24/24