# CSED311 Lab2: RTL Design

Junho Lee

jjunho2@postech.ac.kr





#### **Contents**

- Combinational logic
- Register-Transfer Level
- Finite State Machine
- Assignment





### **Combinational logic**

- Represents Boolean function (time-independent)
- Output is a function of inputs only
- output = f(input)

• Example: 4-to-1 mux



| [3:0]in | sel   | out |
|---------|-------|-----|
| 2'bxxx0 | 2'b00 | 0   |
| 2'bxxx1 | 2'b00 | 1   |
| 2'bxx0x | 2'b01 | 0   |
| 2'bxx1x | 2'b01 | 1   |
| 2'bx0xx | 2'b10 | 0   |
| 2'bx1xx | 2'b10 | 1   |
| 2′b0xxx | 2'b11 | 0   |
| 2'b1xxx | 2'b11 | 1   |



### **Combinational logic**

Implementation with Verilog (mux)

```
Using Assign
                                                                        Using Always
                                                                 module mux(in, sel, out);
                                                                    input [3:0] in;
                                                                    input [1:0] sel;
module mux(in, sel, out);
                                                                    output out;
   input [3:0] in;
                                                                    reg out;
   input [1:0] sel;
   output out;
                                                                     always @ (sel or in) begin
                                                                       if (sel == 2'b00)
                                                                           out <= in[0];
   assign out = (sel == 2'b00) ? in[0] :
                                                                       else if (sel == 2'b01)
           (sel == 2'b01) ? in[1] :
                                                                           out <= in[1];
           (sel == 2'b10) ? in[2] : in[3];
                                                                       else if (sel == 2'b10)
endmodule
                                                                           out <= in[2];
                                                                       else
                                                                           out <= in[3];
                                                                     end
                                                                 endnodule
```

### Register-Transfer Level

- The design method to implement a synchronous circuit with a HDL (Hardware Description Language)
- Synchronous circuit consists of:
  - Register: a memory element synchronized by the clock signal
  - Combinational logic: logical function



### RTL - example

#### Toggler example



<Fig 1. "Register transfer level - example toggler" (Register-transfer level, Wikipedia, https://en.wikipedia.org/wiki/Register-transfer level)>

```
module toggler(input clk, output out);
    reg state;
    wire comb;

assign comb = ~state;
    assign out = state;

initial begin
    state <= 0;
    end

always @ (posedge clk) begin
    state <= comb;
    end
endmodule</pre>
```



Moore machine

Mealy Machine



- Moore Machine
  - Outputs only depend on the current state.





- Mealy Machine
  - Outputs depend on the current state and the current inputs



- Mealy Machine
  - Mealy Machine can be made synchronous





### **FSM Code Structure**

ports and variables declaration Combinational logic derives the next state and outputs assign statement + wire data type Combinational logic always @(...) block + reg data type (assignment) Sequential logic stores the current state Sequential logic always @(posedge clock) block + reg data type (assignment)

### **FSM Code Structure**





- Implement a simple vending machine RTL in Verilog
  - A simple Finite State Machine (FSM)
- Your vending machine should cover all use-cases (in the next slides)
- A skeleton code and testbench will be provided.
- Submit a report and code to LMS
  - Due date
    - Code: 2020. 4. 6 / 9:00 am
    - Report: 2020. 4. 6 / 8:00 pm
  - Demo
    - 2020. 4. 6~7 8:00 pm ~ 10:00 pm





Vending machine interface

| INPUT            |               |                          |  |  |
|------------------|---------------|--------------------------|--|--|
| Signal           | Description   | Number of bit(s)         |  |  |
| i_input_coin     | Insert Coin   | 1 for each type of coins |  |  |
| i_select_item    | Select Item   | 1 for each type of items |  |  |
| i_return_trigger | Return change | 1                        |  |  |
| clk              | clock         | 1                        |  |  |
| reset_n          | reset         | 1                        |  |  |

| OUTPUT           |                                |                          |  |  |
|------------------|--------------------------------|--------------------------|--|--|
| Signal           | Description                    | Number of bit(s)         |  |  |
| o_output_item    | Indicate dispensed items       | 1 for each type of items |  |  |
| o_available_item | Indicate item availability     | 1 for each type of item  |  |  |
| o_return_coin    | Indicate type of coin (change) | 1 for each type of coins |  |  |





Vending machine use-case

**Assumption**: infinite item, change

#### Sequence

- 1. Insert money (available money unit: 100, 500, 1000 won)
- 2. Vending machine shows all available items where (item cost <= current money && item count > 0)
- 3.a. Insert money within waiting time
  - 3.a.1. Go to 2
- 3.b. Select an item within waiting time
- 3.b.a. Case1: the item is available
- 3.b.a.1. The item is dispensed
- 3.b.a.2. Go to 2
- 3.b.b. Case 2: the item is unavailable
  - 3.b.b.1. Nothing happens. Waiting time is not reset.
- 3.c. No input within waiting time
- 3.c.1 Return changes
- a\*. Whenever press the return button
- a\*.1. Return changes
- a\*.2. Go to 1





- Submission
  - Submit your assignment to LMS with filename:
    - Lab2\_{TeamID}\_{StudentID1}\_{StudentID2}.pdf
      - PDF file of your report
    - Lab2\_{TeamID}\_{StudentID1}\_{StudentID2}.zip
      - Zip file of your code (\*.v)





### Assignment tips

• If your modelsim is not displaying the output of \$display or \$monitor, then try using vending\_machine\_tb\_f.v. (output will be written to output.txt)

• If your simulation keeps running, the testbench module is waiting for the output signals. (o\_output\_item or o\_return\_coin)

• If your vending machine code passes all tests, you will get the message "Passed = 10, Failed = 0".



### **Assignment tips**

- #1: When modeling sequential logic, use nonblocking assignments.
- #2: When modeling latches, use nonblocking assignments.
- #3: When modeling combinational logic with an always block, use blocking assignments.
- #4: When modeling both sequential and combinational logic within the same always block, use nonblocking assignments.
- #5: Do not mix blocking and nonblocking assignments in the same always block.
- #6: Do not make assignments to the same variable from more than one always block.
- **#7:** Use \$strobe to display values that have been assigned using nonblocking assignments.
- #8: Do not make assignments using #0 delays.



#### Announcement

- If you have any problem, contact TAs with following options
  - Microsoft Teams Lab QnA channel
  - Mail TA alias ("csed311-ta")
  - LMS Question Board



#### Reference

- "Register-transfer level", Wikipedia, last modified Jan 24, 2019, accessed Mar 03, 2019, <a href="https://en.wikipedia.org/wiki/Register-transfer\_level">https://en.wikipedia.org/wiki/Register-transfer\_level</a>
- http://www.sunburstdesign.com/papers/CummingsSNUG2000SJ\_NBA.pdf

