#### Lecture 10:

Traffic Lights

A Design Example

## Traffic Light Circuit Design

In this lecture we will work through a design example from problem statement to digital circuit. The design will start with a verbal description of the problem, after which:

The problem will be expressed in terms of a synchronous finite state machine.

The number of required states and the number of flip-flops will be determined.

The state transition table (with states) will be constructed.

Flip-flop outputs assigned to states and K-maps drawn.

Circuits will be minimised and the system tested.

#### The Problem

The traffic department is trying out a new system of traffic lights. We have to design a synchronous digital system which operates this new type of traffic light at a road crossing.



### The Problem (continued)



There are six lights controlled by 6 outputs:

R1, A1, G1 for the North/South direction

R2, A2, G2 for the East/West direction.

When the digital outputs are in the Logic-1 state they turn their respective lights on.

There is one input which is set to Logic-1 for a quiet junction and Logic-0 for a busy junction

### Formalise the problem

Determine how many states are required?

What outputs are required for each state?



| Junction=0 R1A1 G1 R2 A2 G2 | Junction=1 R1A1 G1 R2 A2 G2 |  |  |  |  |  |  |  |
|-----------------------------|-----------------------------|--|--|--|--|--|--|--|
| 1 0 0 0 0 1                 | 1 0 0 0 0 1                 |  |  |  |  |  |  |  |
| 1 0 0 0 1 0                 | 1 0 0 0 1 0                 |  |  |  |  |  |  |  |
| 1 0 0 1 0 0                 |                             |  |  |  |  |  |  |  |
| 0 0 1 1 0 0                 | 0 0 1 1 0 0                 |  |  |  |  |  |  |  |
| 0 1 0 1 0 0                 | 0 1 0 1 0 0                 |  |  |  |  |  |  |  |
| 1 0 0 1 0 0                 |                             |  |  |  |  |  |  |  |
| Six states are required     |                             |  |  |  |  |  |  |  |

#### Construct the finite state machine

| Junction=0<br>R1A1 G1 R2 A2 G2         |   |   |   | State | R1  |     | Junc<br>G1                             |   |        | <b>G2</b> |   |                                        |
|----------------------------------------|---|---|---|-------|-----|-----|----------------------------------------|---|--------|-----------|---|----------------------------------------|
| 1                                      | 0 | 0 | 0 | 0     | 1 0 | 1 2 | 1                                      | 0 | 0      | 0         | 0 | 1 0                                    |
| 1                                      | 0 | 0 | 1 | 0     | 0   | 3   |                                        |   |        | -         | 0 | 0                                      |
| $\begin{bmatrix} 0 \\ 0 \end{bmatrix}$ | 0 | 0 | 1 | 0     | 0   | 5   | $\begin{bmatrix} 0 \\ 0 \end{bmatrix}$ | 0 | 1<br>0 | 1 1       | 0 | $\begin{bmatrix} 0 \\ 0 \end{bmatrix}$ |
| 1                                      | 0 | 0 | 1 | 0     | 0   | 6   |                                        |   |        |           |   |                                        |

#### Problem:

Two states (3 and 6) have exactly the same outputs, can they be merged as one state?

#### Construct the finite state machine

| Junction=0<br>R1A1 G1 R2 A2 G2 |   |   |   | State | R1 |   | Junc<br>G1 |   |   | G2 |   |   |
|--------------------------------|---|---|---|-------|----|---|------------|---|---|----|---|---|
| 1                              | 0 | 0 | 0 | 0     | 1  | 1 | 1          | 0 | 0 | 0  | 0 | 1 |
| 1                              | 0 | 0 | 0 | 1     | 0  | 2 | 1          | 0 | 0 | 0  | 1 | 0 |
| 1                              | 0 | 0 | 1 | 0     | 0  | 3 |            |   |   |    |   |   |
| 0                              | 0 | 1 | 1 | 0     | 0  | 4 | 0          | 0 | 1 | 1  | 0 | 0 |
| 0                              | 1 | 0 | 1 | 0     | 0  | 5 | 0          | 1 | 0 | 1  | 0 | 0 |
| 1                              | 0 | 0 | 1 | 0     | 0  | 6 |            |   |   |    |   |   |



#### Problem:

Two states (3 and 6) have exactly the same outputs, can they be merged as one state?

DOC112: Computer Hardware Lecture 10

# Select the type and number of flip-flops for the circuit.

Since the number of states is equal to six, the minimum number of flip-flops is three.

It would be possible to use is six flip-flops (one flip-flop per state). This might simplify the design of the circuit but it would be expensive in hardware.

For this design example (as normal) we will use three D-type flip-flops. There will be two unused states.

## Assign flip-flop outputs to states and construct the transition table.

There are some heuristic rules for assigning states to flip-flop outputs, they are difficult to apply and do not guarantee a minimum circuit (nothing really does).

### Assign flip-flops to states.

| J        | Stat       | te State                 |
|----------|------------|--------------------------|
|          | (nov       | w)(next)                 |
| 0        | <b>(1)</b> | <b>(2)</b>               |
| 0        | <b>(2)</b> | (3)                      |
| 0        | <b>(3)</b> | <b>(4)</b>               |
| 0        | <b>(4)</b> | <b>(5)</b>               |
| 0        | <b>(5)</b> | <b>(6)</b>               |
| 0        | <b>(6)</b> | <b>(1)</b>               |
| 0        | <b>(7)</b> | ${f X}$                  |
| <u>0</u> | <u>(8)</u> | $\mathbf{\underline{X}}$ |
| 1        | <b>(1)</b> | <b>(2)</b>               |
| 1        | <b>(2)</b> | <b>(4)</b>               |
| 1        | <b>(3)</b> | <b>(X)</b>               |
| 1        | <b>(4)</b> | <b>(5)</b>               |
| 1        | <b>(5)</b> | <b>(1)</b>               |
| 1        | <b>(6)</b> | <b>(X)</b>               |
| 1        | <b>(7)</b> | ${f X}$                  |
| 1        | <b>(8)</b> | ${f X}$                  |

| <u>f-flops</u> <u>State</u> |            |  |  |  |  |  |  |  |
|-----------------------------|------------|--|--|--|--|--|--|--|
| 010                         | <b>(1)</b> |  |  |  |  |  |  |  |
| 011                         | (2)        |  |  |  |  |  |  |  |
| 100                         | (3)        |  |  |  |  |  |  |  |
| 101                         | <b>(4)</b> |  |  |  |  |  |  |  |
| 110                         | <b>(5)</b> |  |  |  |  |  |  |  |
| 111                         | <b>(6)</b> |  |  |  |  |  |  |  |
| 000                         | <b>(7)</b> |  |  |  |  |  |  |  |
| 001                         | (8)        |  |  |  |  |  |  |  |

where input J = 1 denotes a quiet junction

| J        | f-flops      | f-flops       |
|----------|--------------|---------------|
|          | <u>(now)</u> | <u>(next)</u> |
| 0        | 010          | 011           |
| 0        | 011          | 100           |
| 0        | 100          | 101           |
| 0        | 101          | 110           |
| 0        | 110          | 111           |
| 0        | 111          | 010           |
| 0        | 000          | XXX           |
| <u>0</u> | <u>001</u>   | XXX           |
| 1        | 010          | 011           |
| 1        | 011          | 101           |
| 1        | 100          | XXX           |
| 1        | 101          | 110           |
| 1        | 110          | 010           |
| 1        | 111          | XXX           |
| 1        | 000          | XXX           |
| 1        | 001          | XXX           |

### Find the minimum expressions

| J | Q1 | Q2 | Q3 | D1D2D3 |
|---|----|----|----|--------|
| 0 | 0  | 0  | 0  | XXX    |
| 0 | 0  | 0  | 1  | X X X  |
| 0 | 0  | 1  | 1  | 1 0 0  |
| 0 | 0  | 1  | 0  | 0 1 1  |
| 0 | 1  | 0  | 0  | 1 0 1  |
| 0 | 1  | 0  | 1  | 1 1 0  |
| 0 | 1  | 1  | 1  | 0 1 0  |
| 0 | 1  | 1  | 0  | 1 1 1  |
| 1 | 1  | 0  | 0  | X X X  |
| 1 | 1  | 0  | 1  | 1 1 0  |
| 1 | 1  | 1  | 1  | X X X  |
| 1 | 1  | 1  | 0  | 0 1 0  |
| 1 | 0  | 0  | 0  | X X X  |
| 1 | 0  | 0  | 1  | X X X  |
| 1 | 0  | 1  | 1  | 1 0 1  |
| 1 | 0  | 1  | 0  | 0 1 1  |

|     |    | / 4 🔼 |    |    |    |       |
|-----|----|-------|----|----|----|-------|
|     |    | Q2    | Q3 |    |    |       |
|     |    | 00    | 01 | 11 | 10 |       |
| JQ1 | 00 | X     | X  | 1  | 0  |       |
|     | 01 | 1     | 1  | 0  | 1  | D1    |
|     | 11 | X     | 1  | X  | 0  | $D_1$ |
|     | 10 | X     | X  | 1  | 0  |       |
|     |    | Q2    | Q3 |    |    |       |
|     |    | 00    | 01 | 11 | 10 |       |
| JQ1 | 00 | X     | X  | 0  | 1  |       |
|     | 01 | 0     | 1  | 1  | 1  | D2    |
|     | 11 | X     | 1  | X  | 1  |       |
|     | 10 | X     | X  | 0  | 1  |       |
|     |    | Q2    | Q3 |    |    |       |
|     |    | 00    | 01 | 11 | 10 |       |
| JQ1 | 00 | X     | X  | 0  | 1  |       |
|     | 01 | 1     | 0  | 0  | 1  | D3    |
|     | 11 | X     | 0  | X  | 0  | טט    |

## Find the minimum expressions

| J | Q1 | Q2 | Q3 | <b>D</b> 1   | <b>D2</b> | <b>D3</b> |
|---|----|----|----|--------------|-----------|-----------|
| 0 | 0  | 0  | 0  | X            | X         | X         |
| 0 | 0  | 0  | 1  | X            | X         | X         |
| 0 | 0  | 1  | 1  | 1            | 0         | 0         |
| 0 | 0  | 1  | 0  | 0            | 1         | 1         |
| 0 | 1  | 0  | 0  | 1            | 0         | 1         |
| 0 | 1  | 0  | 1  | 1            | 1         | 0         |
| 0 | 1  | 1  | 1  | 0            | 1         | 0         |
| 0 | 1  | 1  | 0  | 1            | 1         | 1         |
| 1 | 1  | 0  | 0  | $\mathbf{X}$ | X         | X         |
| 1 | 1  | 0  | 1  | 1            | 1         | 0         |
| 1 | 1  | 1  | 1  | X            | X         | X         |
| 1 | 1  | 1  | 0  | 0            | 1         | 0         |
| 1 | 0  | 0  | 0  | $\mathbf{X}$ | X         | X         |
| 1 | 0  | 0  | 1  | $\mathbf{X}$ | X         | X         |
| 1 | 0  | 1  | 1  | 1            | 0         | 1         |
| 1 | 0  | 1  | 0  | 0            | 1         | 1         |
|   |    |    |    |              |           |           |

DOCTT2: Computer Hardware Lecture 10



Slide 12

Once the circles have been decided we can deduce whether the don't cares have been made 1s or 0s. Any don't care in a circle becomes a 1 those outside circles are zeros. All eight states can now be included in the transition diagram, and the complete circuit behaviour can be found.





DOC112: Computer Hardware Lecture 10



Sf-flopsStateStatef-flops (now)(now)(next) 101 **(7)** 100 (8)**(1)** 011 (3)100 **(2) (3) (4) 101 (4) (5) 110 (6)** 111 **(5) (6) (1)** 010 **(7) (4)** (8)101 **(1) (2)** 011 **(2) (4) 101 (3)** 100 **(3) (5)** 110 **(5)** 010 **(6)**  $(\overline{1})$ 010



# **Construct the Complete Transition Diagram**

| S | State <sub>t</sub> | State <sub>t+1</sub> |
|---|--------------------|----------------------|
| 0 | (1)                | (2)                  |
| 0 | <b>(2)</b>         | (3)                  |
| 0 | (3)                | (4)                  |
| 0 | <b>(4)</b>         | (5)                  |
| 0 | <b>(5)</b>         | <b>(6)</b>           |
| 0 | <b>(6)</b>         | (1)                  |
| 0 | <b>(7)</b>         | (4)                  |
| 0 | <u>(8)</u>         | <u>(3)</u>           |
| 1 | <b>(1)</b>         | <b>(2)</b>           |
| 1 | <b>(2)</b>         | <b>(4)</b>           |
| 1 | (3)                | (3)                  |
| 1 | <b>(4)</b>         | (5)                  |
| 1 | <b>(5)</b>         | (1)                  |
| 1 | <b>(6)</b>         | (1)                  |
| 1 | <b>(7)</b>         | (4)                  |
| 1 | (8)                | (4)                  |



## Test and Repair if Necessary

The problem occurs at one line in the transition table

We could solve it by changing D3 to a 1. This could be done with one additional circle on the D3 Karnaugh map.



## **Construct the Output Circuits Truth Table**

There are six such circuits and they have three inputs only. Their truth tables can be filled out by the states of the lights which are either ON or OFF for each given system state.

| <b>STATE</b> | <b>Q</b> 1 | Q2 | Q3 | <b>R</b> 1 | <b>A1</b> | <b>G</b> 1 | R2 | <b>A2</b> | G2 |
|--------------|------------|----|----|------------|-----------|------------|----|-----------|----|
| 1            | 0          | 1  | 0  | 1          | 0         | 0          | 0  | 0         | 1  |
| 2            | 0          | 1  | 1  | 1          | 0         | 0          | 0  | 1         | 0  |
| 3            | 1          | 0  | 0  | 1          | 0         | 0          | 1  | 0         | 0  |
| 4            | 1          | 0  | 1  | 0          | 0         | 1          | 1  | 0         | 0  |
| 5            | 1          | 1  | 0  | 0          | 1         | 0          | 1  | 0         | 0  |
| 6            | 1          | 1  | 1  | 1          | 0         | 0          | 1  | 0         | 0  |

# Construct the Output Circuits K-maps

|             | Q2 Q3 |   |   |   |   |  |  |  |  |  |  |  |
|-------------|-------|---|---|---|---|--|--|--|--|--|--|--|
| 00 01 11 10 |       |   |   |   |   |  |  |  |  |  |  |  |
| Q1          | 0     | X | X | 1 | 1 |  |  |  |  |  |  |  |
|             | 1     | 1 | 0 | 1 | 0 |  |  |  |  |  |  |  |

| Q2 Q3 |   |    |    |    |    |  |
|-------|---|----|----|----|----|--|
| _     |   | 00 | 01 | 11 | 10 |  |
| Q1    | 0 | X  | X  | 0  | 0  |  |
|       | 1 | 0  | 0  | 0  | 1  |  |

| $\mathbf{Q}2\ \mathbf{Q}3$ |   |    |    |    |    |  |
|----------------------------|---|----|----|----|----|--|
|                            |   | 00 | 01 | 11 | 10 |  |
| Q1                         | 0 | X  | X  | 0  | 0  |  |
|                            | 1 | 0  | 1  | 0  | 0  |  |
|                            |   |    |    |    |    |  |

R1

**A**1

G1

| Q2 Q3 |   |    |    |    |    |  |
|-------|---|----|----|----|----|--|
|       |   | 00 | 01 | 11 | 10 |  |
| Q1    | 0 | X  | X  | 0  | 0  |  |
|       | 1 | 1  | 1  | 1  | 1  |  |

|    | Q2 Q3 |    |    |    |    |  |  |
|----|-------|----|----|----|----|--|--|
|    |       | 00 | 01 | 11 | 10 |  |  |
| Q1 | 0     | X  | X  | 1  | 0  |  |  |
|    | 1     | 0  | 0  | 0  | 0  |  |  |

| Q2 Q3         |   |    |    |    |    |  |
|---------------|---|----|----|----|----|--|
|               |   | 00 | 01 | 11 | 10 |  |
| $\mathbf{Q}1$ | 0 | X  | X  | 0  | 1  |  |
|               | 1 | 0  | 0  | 0  | 0  |  |

R2

**A2** 

G2

## Construct the Output Circuits Kmaps



| Q2 Q3 |   |    |    |    |    |  |
|-------|---|----|----|----|----|--|
|       |   | 00 | 01 | 11 | 10 |  |
| Q1    | 0 | X  | X  | 0  | 0  |  |
|       | 1 | 0  | 0  | 0  | 1  |  |



$$R1 = Q1' + Q2'Q3' + Q2Q3$$
  $A1 = Q1Q2Q3'$ 

$$A1 = Q1Q2Q3'$$

$$G1 = Q2'Q3$$







$$R2 = Q1$$

$$A2 = Q1'Q3$$

$$G2 = Q1'Q3'$$

## We have the following circuits to build:

Terms that appear more than once are underlined

 $G2 = Q1' \cdot Q3'$ 

## Try A Different State Assignment

If we want to try to find a simpler overall circuit, we may try different flip-flop assignments for the states. One idea is to minimise the output circuitry.

We could, for example, try setting Q1=R1 and Q2=R2, to see if these simple assignments will give us a correct complete state assignment.

| <b>STATE</b> | <u>Q1</u> | <u>Q2</u> | <u>Q3</u> | <u>R1</u> | <u><b>A1</b></u> | <u>G1</u> | <u>R2</u>    | <u><b>A2</b></u> | <u><b>G2</b></u> |
|--------------|-----------|-----------|-----------|-----------|------------------|-----------|--------------|------------------|------------------|
| 1            | 1         | 0         | 0         | 1         | 0                | 0         | 0            | 0                | 1                |
| 2            | 1         | 0         | 1         | 1         | 0                | 0         | 0            | 1                | 0                |
| 3            | 1         | 1         | 1         | 1         | 0                | 0         | 1            | 0                | 0                |
| 4            | 0         | 1         | 1         | 0         | 0                | 1         | 1            | 0                | 0                |
| 5            | 0         | 1         | 0         | 0         | 1                | 0         | 1            | 0                | 0                |
| 6            | 1         | 1         | 0         | 1         | 0                | 0         | 1            | 0                | 0                |
| 7            | 0         | 0         | 0         | X         | X                | X         | X            | $\mathbf{X}$     | X                |
| 8            | 0         | 0         | 1         | X         | X                | X         | $\mathbf{X}$ | $\mathbf{X}$     | X                |

Slide 23

# A Different State Assignment (The output logic is simplified)



$$R1 = Q1$$



$$A1 = Q1'Q3'$$



$$G1 = Q1'Q3$$



$$R2 = Q2$$



$$A2 = Q2'Q3$$



$$G2 = Q2'Q3'$$

## A Different State Assignment (The state sequencing logic looks simpler)





|     | Q2 Q3 |    |    |    |    |  |  |
|-----|-------|----|----|----|----|--|--|
|     |       | 00 | 01 | 11 | 10 |  |  |
| JQ1 | 00    | X  | X  | 1  | 1  |  |  |
|     | 01    | 0  | 1  | 1  | 0  |  |  |
|     | 11    | 0  | 1  | X  | X  |  |  |
|     | 10    | X  | X  | 1  | 0  |  |  |

$$D2 = J'Q1' + Q3$$



$$D3 = Q2' + Q1Q3$$

This circuit seems to be simpler than the first, but whether it is cheaper or not can be established only after the circuit is designed and costed.

# A Different State Assignment (Transition diagram)

| S                                                  | State <sub>t</sub> | State <sub>t+1</sub> | ]         |
|----------------------------------------------------|--------------------|----------------------|-----------|
| 0                                                  | (1)                | <b>(2)</b>           |           |
| 0                                                  | <b>(2)</b>         | (3)                  |           |
| 0                                                  | (3)                | <b>(4)</b>           |           |
| 0                                                  | <b>(4)</b>         | <b>(5)</b>           |           |
| 0                                                  | <b>(5)</b>         | <b>(6)</b>           |           |
| 0                                                  | <b>(6)</b>         | <b>(1)</b>           |           |
| 0                                                  | <b>(7)</b>         | (3)                  |           |
| $\begin{vmatrix} \underline{0} \\ 1 \end{vmatrix}$ | <u>(8)</u>         | <u>(3)</u>           |           |
| 1                                                  | <b>(1)</b>         | <b>(2)</b>           |           |
| 1                                                  | <b>(2)</b>         | <b>(4)</b>           |           |
| 1                                                  | <b>(3)</b>         | <b>(4)</b>           |           |
| 1                                                  | <b>(4)</b>         | <b>(5)</b>           |           |
| 1                                                  | <b>(5)</b>         | <b>(1)</b>           |           |
| 1                                                  | <b>(6)</b>         | <b>(1)</b>           |           |
| 1                                                  | <b>(7)</b>         | <b>(2)</b>           |           |
| 1                                                  | 2: <b>(8)</b>      | (4)                  | Lecture 1 |



The circuit looks safe enough

A Different State Assignment (The

