

**Table 1-1 Addressing Mode Summary** 

| Addressing Mode                         | Source Form        | Abbreviation | Description                                                                                 |
|-----------------------------------------|--------------------|--------------|---------------------------------------------------------------------------------------------|
| Indexed (preincrement)                  | INST oprx3,+xys    | IDX          | Effective address is the value in X, Y, or SP autoincremented by 1 to 8.                    |
| Indexed (postdecrement)                 | INST oprx3,xys-    | IDX          | Effective address is the value in X, Y, or SP. The value is postdecremented by 1 to 8.      |
| Indexed (postincrement)                 | INST oprx3,xys+    | IDX          | Effective address is the value in X, Y, or SP. The value is postincremented by 1 to 8.      |
| Indexed (accumulator offset)            | INST abd,xysp      | IDX          | Effective address is the value in X, Y, SP, or PC plus the value in A, B, or D.             |
| Indexed<br>(9-bit offset)               | INST oprx9,xysp    | IDX1         | Effective address is the value in X, Y, SP, or PC plus a 9-bit signed constant offset.      |
| Indexed<br>(16-bit offset)              | INST oprx16,xysp   | IDX2         | Effective address is the value in X, Y, SP, or PC plus a 16-bit constant offset.            |
| Indexed-indirect<br>(16-bit offset)     | INST [oprx16,xysp] | [IDX2]       | The value in X, Y, SP, or PC plus a 16-bit constant offset points to the effective address. |
| Indexed-indirect (D accumulator offset) | INST [D,xysp]      | [D,IDX]      | The value in X, Y, SP, or PC plus the value in D points to the effective address.           |

#### 1.8 Instruction Set Overview

All memory and I/O are mapped in a common 64K byte address space, allowing the same set of instructions to access memory, I/O, and control registers. Load, store, transfer, exchange, and move instructions facilitate movement of data to and from memory and peripherals.

There are instructions for signed and unsigned addition, division and multiplication with 8-bit, 16-bit, and some larger operands.

Special arithmetic and logic instructions aid stacking operations, indexing, BCD calculation, and condition code register manipulation. There are also dedicated instructions for multiply and accumulate operations, table interpolation, and specialized mathematical calculations for fuzzy logic operations.

A summary of the CPU instruction set is given in **Table 1-2** below. A detailed overview of the entire instruction set is covered in **Section 4** of this guide along with an instruction-by-instruction detailed description in **Appendix A**.

**Table 1-2 Instruction Set Summary** 

| Source Form                                                                                                                     | Operation                                                                   | Address<br>Mode                          | Machine<br>Coding (Hex)                                                                | Access Detail                        | SXHINZVC                                           |
|---------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------|
| ABA                                                                                                                             | Add B to A; (A)+(B) $\Rightarrow$ A                                         | INH                                      | 18 06                                                                                  | 00                                   | $\boxed{- - \Delta - \Delta \Delta \Delta \Delta}$ |
| ABXSame as LEAX B,X                                                                                                             | Add B to X; $(X)+(B)\Rightarrow X$                                          | IDX                                      | 1A E5                                                                                  | Pf                                   |                                                    |
| ABYSame as LEAY B,Y                                                                                                             | Add B to Y; $(Y)+(B)\Rightarrow Y$                                          | IDX                                      | 19 ED                                                                                  | Pf                                   |                                                    |
| ADCA #opr8i ADCA opr8a ADCA opr16a ADCA oprx0_xysppc ADCA oprx16,xysppc ADCA oprx16,xysppc ADCA [D,xysppc] ADCA [oprx16,xysppc] | Add with carry to A; (A)+(M)+C $\Rightarrow$ A or (A)+imm+C $\Rightarrow$ A | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | 89 ii<br>99 dd<br>B9 hh ll<br>A9 xb<br>A9 xb ff<br>A9 xb ee ff<br>A9 xb<br>A9 xb ee ff | P rPf rPO rPf rPO frPP fIfrPf fIPrPf |                                                    |



| Source Form                                                                                                                                                      | Operation                                                                          | Address<br>Mode                                               | Machine<br>Coding (Hex)                                                                | Access Detail                                              | SXHINZVC |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------|----------|
| ADCB #opr8i ADCB opr8a ADCB opr16a ADCB oprx0_xysppc ADCB oprx9,xysppc ADCB oprx16,xysppc ADCB [D,xysppc] ADCB [oprx16,xysppc]                                   | Add with carry to B; (B)+(M)+C $\Rightarrow$ B or (B)+imm+C $\Rightarrow$ B        | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2]                      | C9 ii<br>D9 dd<br>F9 hh ll<br>E9 xb<br>E9 xb ff<br>E9 xb ee ff<br>E9 xb<br>E9 xb ee ff | P rPf rPO rPf rPO frPP fIfrPf fIPrPf                       |          |
| ADDA #opr8i ADDA opr8a ADDA opr16a ADDA oprx0_xysppc ADDA oprx9,xysppc ADDA oprx16,xysppc ADDA [D,xysppc] ADDA [oprx16,xysppc]                                   | Add to A; (A)+(M) $\Rightarrow$ A or (A)+imm $\Rightarrow$ A                       | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2]                      | 8Bii<br>9Bdd<br>BBhhll<br>ABxb<br>ABxbff<br>ABxbeeff<br>ABxb                           | P rPf rPO rPf rPO frPP fIfrPf fIPrPf                       |          |
| ADDB #opr8i ADDB opr8a ADDB opr16a ADDB oprx0_xysppc ADDB oprx9,xysppc ADDB oprx16,xysppc ADDB [D,xysppc] ADDB [oprx16,xysppc]                                   | Add to B; (B)+(M) $\Rightarrow$ B or (B)+imm $\Rightarrow$ B                       | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2]                      | CBii<br>DBdd<br>FBhhll<br>EBxb<br>EBxbff<br>EBxbeeff<br>EBxb                           | P rPf rPO rPf rPO frPP fIfrPf fIPrPf                       |          |
| ADDD#opr16i ADDD opr8a ADDD opr16a ADDD oprx0_xysppc ADDD oprx9,xysppc ADDD oprx16,xysppc ADDD [D,xysppc] ADDD [oprx16,xysppc]                                   | Add to D; (A:B)+(M:M+1)⇒A:B or (A:B)+imm⇒A:B                                       | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2]                      | C3 jjkk D3 dd F3 hh l1 E3 xb E3 xb ff E3 xb ee ff E3 xb E3 xb ee ff                    | PO<br>RPf<br>RPO<br>RPf<br>RPO<br>fRPP<br>fIfRPf<br>fIPRPf |          |
| ANDA #opr8i ANDA opr8a ANDA opr16a ANDA oprx0_xysppc ANDA oprx9,xysppc ANDA oprx16,xysppc ANDA [D,xysppc] ANDA [oprx16,xysppc]                                   | AND with A; (A)•(M)⇒A or (A)•imm⇒A                                                 | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2]                      | 84 ii<br>94 dd<br>B4 hh ll<br>A4 xb<br>A4 xb ff<br>A4 xb ee ff<br>A4 xb                | P rPf rPO rPf rPO frPP fIfrPf fIPrPf                       |          |
| ANDB #opr8i ANDB opr8a ANDB opr16a ANDB oprx0_xysppc ANDB oprx9,xysppc ANDB oprx16,xysppc ANDB [D,xysppc] ANDB [oprx16,xysppc]                                   | AND with B; (B)•(M) $\Rightarrow$ B or (B)•imm $\Rightarrow$ B                     | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2]                      | C4 ii<br>D4 dd<br>F4 hh ll<br>E4 xb<br>E4 xb ff<br>E4 xb ee ff<br>E4 xb<br>E4 xb ee ff | P rPf rPO rPf rPO frPP fIfrPf fIPrPf                       |          |
| ANDCC#opr8i                                                                                                                                                      | AND with CCR; (CCR)•imm⇒CCR                                                        | IMM                                                           | 10 ii                                                                                  | P                                                          |          |
| ASL opr16aSame as LSL ASL oprx0_xysp ASL oprx9,xysppc ASL oprx16,xysppc ASL [D,xysppc] ASL [oprx16,xysppc] ASL [oprx16,xysppc] ASLASame as LSLA ASLBSame as LSLB | Arithmetic shift left M  C b7 b0  Arithmetic shift left A  Arithmetic shift left B | EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2]<br>INH<br>INH | 78 hh 11<br>68 xb<br>68 xb ff<br>68 xb ee ff<br>68 xb<br>68 xb ee ff<br>48<br>58       | rPwO<br>rPw<br>rPwO<br>frPwP<br>fIfrPw<br>fIPrPw<br>O      |          |
| ASLDSame as LSLD                                                                                                                                                 | Arithmetic shift left D  C b7 A b0 b7 B b0                                         | INH                                                           | 59                                                                                     | 0                                                          |          |



| Source Form                                                                                                                    | Operation                                                                                       | Address<br>Mode                                               | Machine<br>Coding (Hex)                                                                   | Access Detail                                         | SXHINZVC |
|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------|----------|
| ASR opr16a ASR oprx0_xysppc ASR oprx9,xysppc ASR oprx16,xysppc ASR [D,xysppc] ASR [oprx16,xysppc] ASR [ASRA ASRB               | Arithmetic shift right M b7 b0 C  Arithmetic shift right A Arithmetic shift right B             | EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2]<br>INH<br>INH | 77 hh ll<br>67 xb<br>67 xb ff<br>67 xb ee ff<br>67 xb<br>67 xb<br>67 xb ee ff<br>47<br>57 | rPwO<br>rPw<br>rPwO<br>frPwP<br>fIfrPw<br>fIPrPw<br>O |          |
| BCC rel8Same as BHS                                                                                                            | Branch if C clear; if C=0, then (PC)+2+rel⇒PC                                                   | REL                                                           | 24 rr                                                                                     | PPP (branch) P (no branch)                            |          |
| BCLR opr8a, msk8<br>BCLR opr16a, msk8<br>BCLR oprx0_xysppc, msk8<br>BCLR oprx9,xysppc, msk8<br>BCLR oprx16,xysppc, msk8        | Clear bit(s) in M; (M)•mask byte⇒M                                                              | DIR<br>EXT<br>IDX<br>IDX1<br>IDX2                             | 4D dd mm 1D hh 11 mm 0D xb mm 0D xb ff mm 0D xb ee ff mm                                  | rPwO<br>rPwP<br>rPwO<br>rPwP<br>frPwPO                |          |
| BCS rel8Same as BLO                                                                                                            | Branch if C set; if C=1, then (PC)+2+rel⇒PC                                                     | REL                                                           | 25 rr                                                                                     | PPP (branch) P (no branch)                            |          |
| BEQ rel8                                                                                                                       | Branch if equal; if Z=1, then (PC)+2+rel⇒PC                                                     | REL                                                           | 27 rr                                                                                     | PPP (branch) P (no branch)                            |          |
| BGE rel8                                                                                                                       | Branch if ≥ 0, signed; if N⊕V=0, then (PC)+2+rel⇒PC                                             | REL                                                           | 2C rr                                                                                     | PPP (branch) P (no branch)                            |          |
| BGND                                                                                                                           | Enter background debug mode                                                                     | INH                                                           | 00                                                                                        | VfPPP                                                 |          |
| BGT rel8                                                                                                                       | Branch if > 0, signed; if $Z \mid (N \oplus V)=0$ , then $(PC)+2+rel \Rightarrow PC$            | REL                                                           | 2E rr                                                                                     | PPP (branch) P (no branch)                            |          |
| BHI rel8                                                                                                                       | Branch if higher, unsigned; if C   Z=0, then (PC)+2+rel⇒PC                                      | REL                                                           | 22 rr                                                                                     | PPP (branch) P (no branch)                            |          |
| BHS rel8Same as BCC                                                                                                            | Branchifhigherorsame,unsigned;if C=0,then(PC)+2+rel⇒PC                                          | REL                                                           | 24 rr                                                                                     | PPP (branch) P (no branch)                            |          |
| BITA#opr8i BITA opr8a BITA opr16a BITA oprx0_xysppc BITA oprx9,xysppc BITA oprx16,xysppc BITA [D,xysppc] BITA [oprx16,xysppc]  | Bit test A; (A)●(M)<br>or (A)●imm                                                               | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2]                      | 85 ii<br>95 dd<br>B5 hh ll<br>A5 xb<br>A5 xb ff<br>A5 xb ee ff<br>A5 xb<br>A5 xb ee ff    | P rPf rPO rPf rPO frPP fIfrPf fIPrPf                  |          |
| BITB #opr8i BITB opr8a BITB opr16a BITB oprx0_xysppc BITB oprx9,xysppc BITB oprx16,xysppc BITB [D,xysppc] BITB [oprx16,xysppc] | Bit test B; (B)●(M)<br>or (B)●imm                                                               | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2]                      | C5 ii<br>D5 dd<br>F5 hh ll<br>E5 xb<br>E5 xb ff<br>E5 xb ee ff<br>E5 xb<br>E5 xb ee ff    | P rPf rPO rPf rPO frPP fIfrPf fIPrPf                  |          |
| BLE rel8                                                                                                                       | Branch if $\leq$ 0, signed; if $Z \mid (N \oplus V) = 1$ , then $(PC) + 2 + rel \Rightarrow PC$ | REL                                                           | 2Frr                                                                                      | PPP (branch) P (no branch)                            |          |
| BLO rel8Same as BCS                                                                                                            | Branch if lower, unsigned; if C=1, then (PC)+2+rel⇒PC                                           | REL                                                           | 25 rr                                                                                     | PPP (branch) P (no branch)                            |          |
| BLS rel8                                                                                                                       | Branch if lower or same, unsigned; if C   Z=1, then (PC)+2+rel⇒PC                               | REL                                                           | 23 rr                                                                                     | PPP (branch) P (no branch)                            |          |
| BLT rel8                                                                                                                       | Branch if < 0, signed; if N⊕V=1, then (PC)+2+rel⇒PC                                             | REL                                                           | 2Drr                                                                                      | PPP (branch) P (no branch)                            |          |
| BMI rel8                                                                                                                       | Branch if minus; if N=1, then (PC)+2+rel⇒PC                                                     | REL                                                           | 2Brr                                                                                      | PPP (branch) P (no branch)                            |          |
| BNE rel8                                                                                                                       | Branch if not equal to 0; if Z=0, then (PC)+2+rel⇒PC                                            | REL                                                           | 26 rr                                                                                     | PPP (branch) P (no branch)                            |          |
| BPL rel8                                                                                                                       | Branch if plus; if N=0, then (PC)+2+rel⇒PC                                                      | REL                                                           | 2A rr                                                                                     | PPP (branch) P (no branch)                            |          |
| BRA rel8                                                                                                                       | Branch always                                                                                   | REL                                                           | 20 rr                                                                                     | PPP                                                   |          |



| Source Form                                                                                                                                                | Operation                                                                                                                                                                                    | Address<br>Mode                                               | Machine<br>Coding (Hex)                                                                   | Access Detail                                                         | SXHINZVC    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-------------|
| BRCLR opr8a, msk8, rel8<br>BRCLR opr16a, msk8, rel8<br>BRCLR oprx0_xysppc, msk8, rel8<br>BRCLR oprx9,xysppc, msk8, rel8<br>BRCLR oprx16,xysppc, msk8, rel8 | Branch if bit(s) clear; if<br>(M)•(mask byte)=0, then<br>(PC)+2+rel⇒PC                                                                                                                       | DIR<br>EXT<br>IDX<br>IDX1<br>IDX2                             | 4Fddmmrr<br>1Fhhllmmrr<br>0Fxbmmrr<br>0Fxbffmmrr<br>0Fxbeeffmmrr                          | rPPP rfPPP rPPP rfPPP PrfPPP                                          |             |
| BRN rel8                                                                                                                                                   | Branch never                                                                                                                                                                                 | REL                                                           | 21 rr                                                                                     | P                                                                     |             |
| BRSET opr8, msk8, rel8 BRSET opr16a, msk8, rel8 BRSET oprx0_xysppc, msk8, rel8 BRSET oprx9,xysppc, msk8, rel8 BRSET oprx16,xysppc, msk8, rel8              | Branch if bit(s) set; if<br>(M)•(mask byte)=0, then<br>(PC)+2+rel⇒PC                                                                                                                         | DIR<br>EXT<br>IDX<br>IDX1<br>IDX2                             | 4Eddmmrr<br>1Ehhllmmrr<br>0Exbmmrr<br>0Exbffmmrr<br>0Exbeeffmmrr                          | rPPP rfppp rPPP rfPPP PrfPPP                                          |             |
| BSET opr8, msk8<br>BSET opr16a, msk8<br>BSET oprx0_xysppc, msk8<br>BSET oprx9,xysppc, msk8<br>BSET oprx16,xysppc, msk8                                     | Set bit(s) in M<br>(M)   mask byte⇒M                                                                                                                                                         | DIR<br>EXT<br>IDX<br>IDX1<br>IDX2                             | 4Cdd mm 1Chhllmm 0Cxbmm 0Cxbffmm 0Cxbeffmm                                                | rPwO<br>rPwP<br>rPwO<br>rPwP<br>frPwPO                                |             |
| BSR rel8                                                                                                                                                   | Branch to subroutine; (SP)–2 $\Rightarrow$ SP<br>RTN <sub>H</sub> :RTN <sub>L</sub> $\Rightarrow$ M <sub>SP</sub> :M <sub>SP+1</sub><br>(PC)+2+rel $\Rightarrow$ PC                          | REL                                                           | 07 rr                                                                                     | SPPP                                                                  |             |
| BVC rel8                                                                                                                                                   | Branch if V clear; if V=0, then (PC)+2+rel⇒PC                                                                                                                                                | REL                                                           | 28 rr                                                                                     | PPP (branch) P (no branch)                                            |             |
| BVS rel8                                                                                                                                                   | Branch if V set; if V=1, then (PC)+2+rel⇒PC                                                                                                                                                  | REL                                                           | 29 rr                                                                                     | PPP (branch) P (no branch)                                            |             |
| CALL opr16a, page CALL oprx0_xysppc, page CALL oprx9,xysppc, page CALL oprx16,xysppc, page CALL [D,xysppc] CALL [oprx16, xysppc]                           | Call subroutine in expanded memory (SP)–2⇒SP RTN <sub>H</sub> :RTN <sub>L</sub> ⇒M <sub>SP</sub> :M <sub>SP+1</sub> (SP)–1⇒SP; (PPG)⇒M <sub>SP</sub> pg⇒PPAGE register subroutine address⇒PC | EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2]               | 4A hh ll pg<br>4B xb pg<br>4B xb ff pg<br>4B xb ee ff pg<br>4B xb<br>4B xb ee ff          | gnSsPPP<br>gnSsPPP<br>gnSsPPP<br>fgnSsPPP<br>flignSsPPP<br>flignSsPPP |             |
| СВА                                                                                                                                                        | Compare A to B; (A)–(B)                                                                                                                                                                      | INH                                                           | 18 17                                                                                     | 00                                                                    |             |
| CLCSame as ANDCC #\$FE                                                                                                                                     | Clear C bit                                                                                                                                                                                  | IMM                                                           | 10 FE                                                                                     | P                                                                     | [- - - - 0] |
| CLISame as ANDCC#\$EF                                                                                                                                      | Clear I bit                                                                                                                                                                                  | IMM                                                           | 10 EF                                                                                     | P                                                                     |             |
| CLR opr16a CLR oprx0_xysppc CLR oprx9,xysppc CLR oprx16,xysppc CLR [D,xysppc] CLR [oprx16,xysppc] CLR [oprx16,xysppc] CLRA CLRB                            | Clear M; \$00⇒M  Clear A; \$00⇒A Clear B; \$00⇒B                                                                                                                                             | EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2]<br>INH<br>INH | 79 hh ll<br>69 xb<br>69 xb ff<br>69 xb ee ff<br>69 xb<br>69 xb<br>69 xb ee ff<br>87<br>C7 | PwO Pw PwO PwP Pifw PiPw O                                            | 0100        |
| CLVSame as ANDCC#\$FD                                                                                                                                      | Clear V                                                                                                                                                                                      | IMM                                                           | 10 FD                                                                                     | Р                                                                     |             |
| CMPA#opr8i CMPA opr8a CMPA opr16a CMPA oprx0_xysppc CMPA oprx9,xysppc CMPA oprx16,xysppc CMPA [D,xysppc] CMPA [oprx16,xysppc]                              | Compare A (A)–(M) or (A)–imm                                                                                                                                                                 | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2]                      | 81 ii<br>91 dd<br>B1 hh 11<br>A1 xb<br>A1 xb ff<br>A1 xb ee ff<br>A1 xb<br>A1 xb ee ff    | P rPf rPO rPf rPO frPP fIfrPf fIPrPf                                  |             |
| CMPB #opr8i CMPB opr8a CMPB opr16a CMPB oprx0_xysppc CMPB oprx9,xysppc CMPB oprx16,xysppc CMPB [D,xysppc] CMPB [oprx16,xysppc]                             | Compare B (B)–(M) or (B)–imm                                                                                                                                                                 | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2]                      | Clii<br>Dldd<br>Flhhll<br>Elxb<br>Elxbff<br>Elxbeeff<br>Elxb                              | P rPf rPO rPf rPO frPP fIfrPf fIPrPf                                  |             |



| Source Form                                                                                                             | Operation                                                                                                                                                                    | Address<br>Mode                                               | Machine<br>Coding (Hex)                                                                  | Access Detail                                              | SXHINZVC |
|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------|----------|
| COM opr16a COM oprx0_xysppc COM oprx9,xysppc COM oprx16,xysppc COM[D,xysppc] COM[oprx16,xysppc] COMA COMB               | Complement M; $(\overline{M})$ =\$FF-(M) $\Rightarrow$ M  Complement A; $(\overline{A})$ =\$FF-(A) $\Rightarrow$ A  Complement B; $(\overline{B})$ =\$FF-(B) $\Rightarrow$ B | EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2]<br>INH<br>INH | 71 hh 11<br>61 xb<br>61 xb ff<br>61 xb ee ff<br>61 xb<br>61 xb ee ff<br>41<br>51         | rPwO<br>rPw<br>rPwO<br>frPwP<br>fIfrPw<br>fIPrPw<br>O      |          |
| CPD#opr16i CPD opr8a CPD opr16a CPD oprx0_xysppc CPD oprx9,xysppc CPD oprx16,xysppc CPD [D,xysppc] CPD [oprx16,xysppc]  | Compare D<br>(A:B)–(M:M+1)<br>or (A:B)–imm                                                                                                                                   | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2]                      | 8C jjkk<br>9C dd<br>BC hh ll<br>AC xb<br>AC xb ff<br>AC xb ee ff<br>AC xb                | PO RPf RPO RPf RPO fRPP fIfRPf fIPRPf                      |          |
| CPS #opr16i CPS opr8a CPS opr16a CPS oprx0_xysppc CPS oprx9,xysppc CPS oprx16,xysppc CPS [D,xysppc] CPS [oprx16,xysppc] | Compare SP<br>(SP)–(M:M+1)<br>or (SP)–imm                                                                                                                                    | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2]                      | 8F jjkk<br>9F dd<br>BF hh ll<br>AF xb<br>AF xb ff<br>AF xb ee ff<br>AF xb<br>AF xb ee ff | PO<br>RPf<br>RPO<br>RPf<br>RPO<br>fRPP<br>fIfRPf<br>fIPRPf |          |
| CPX#opr16i CPX opr8a CPX opr16a CPX oprx0_xysppc CPX oprx9,xysppc CPX oprx16,xysppc CPX [D,xysppc] CPX [oprx16,xysppc]  | Compare X<br>(X)–(M:M+1)<br>or (X)–imm                                                                                                                                       | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2]                      | 8E jjkk<br>9E dd<br>BE hh ll<br>AE xb<br>AE xb ff<br>AE xb ee ff<br>AE xb<br>AE xb ee ff | PO RPf RPO RPf RPO fRPP fIfRPf fIPRPf                      |          |
| CPY #opr16i CPY opr8a CPY opr16a CPY oprx0_xysppc CPY oprx9,xysppc CPY oprx16,xysppc CPY [D,xysppc] CPY [oprx16,xysppc] | Compare Y<br>(Y)–(M:M+1)<br>or (Y)–imm                                                                                                                                       | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2]                      | 8D jjkk<br>9D dd<br>BD hh ll<br>AD xb<br>AD xb ff<br>AD xb ee ff<br>AD xb                | PO<br>RPf<br>RPO<br>RPf<br>RPO<br>fRPP<br>fIfRPf<br>fIPRPf |          |
| DAA                                                                                                                     | Decimal adjust A for BCD                                                                                                                                                     | INH                                                           | 18 07                                                                                    | OfO                                                        |          |
| DBEQ abdxysp, rel9                                                                                                      | Decrement and branch if equal to 0<br>(counter)–1⇒counter<br>if (counter)=0, then branch                                                                                     | REL<br>(9-bit)                                                | 04lbrr                                                                                   | PPP (branch)<br>PPO (no branch)                            |          |
| DBNE abdxysp, rel9                                                                                                      | Decrement and branch if not equal to 0; (counter)–1⇒counter; if (counter)≠0, then branch                                                                                     | REL<br>(9-bit)                                                | 04lbrr                                                                                   | PPP (branch) PPO (no branch)                               |          |
| DEC opr16a DEC oprx0_xysppc DEC oprx9,xysppc DEC oprx16,xysppc DEC [D,xysppc] DEC [oprx16,xysppc] DECA DECB             | Decrement M; (M)–1⇒M  Decrement A; (A)–1⇒A  Decrement B; (B)–1⇒B                                                                                                             | EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2]<br>INH<br>INH | 73 hh 11<br>63 xb<br>63 xb ff<br>63 xb ee ff<br>63 xb<br>63 xb ee ff<br>43<br>53         | rPwO<br>rPw<br>rPwO<br>frPwP<br>fIfrPw<br>fIPrPw<br>O      |          |
| DESSame as LEAS –1,SP                                                                                                   | Decrement SP; (SP)–1⇒SP                                                                                                                                                      | IDX                                                           | 1B 9F                                                                                    | Pf                                                         |          |
| DEX                                                                                                                     | Decrement X; (X)–1⇒X                                                                                                                                                         | INH                                                           | 09                                                                                       | 0                                                          |          |
| DEY                                                                                                                     | Decrement Y; (Y)–1⇒Y                                                                                                                                                         | INH                                                           | 03                                                                                       | 0                                                          |          |
| EDIV                                                                                                                    | Extended divide, unsigned; 32 by 16 to 16-bit; $(Y:D)+(X) \Rightarrow Y$ ; remainder $\Rightarrow D$                                                                         | INH                                                           | 11                                                                                       | fffffffff                                                  |          |



| Source Form                                                                                                                    | Operation                                                                                                                                                                | Address<br>Mode                          | Machine<br>Coding (Hex)                                                                | Access Detail                                      | SXHINZVC      |
|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------|---------------|
| EDIVS                                                                                                                          | Extended divide, signed; 32 by 16 to 16-bit; (Y:D)+(X)⇒Y remainder⇒D                                                                                                     | INH                                      | 18 14                                                                                  | Offfffffffo                                        |               |
| EMACS opr16a                                                                                                                   | Extended multiply and accumulate, signed; $(M_X:M_{X+1})\times(M_Y:M_{Y+1})+(M\sim M+3)\Rightarrow M\sim M+3$ ; 16 by 16 to 32-bit                                       | Special                                  | 18 12 hh 11                                                                            | ORROfffRRfWWP                                      |               |
| EMAXD oprx0_xysppc<br>EMAXD oprx9,xysppc<br>EMAXD oprx16,xysppc<br>EMAXD [D,xysppc]<br>EMAXD [oprx16,xysppc]                   | Extended maximum in D; put larger of 2 unsigned 16-bit values in D MAX[(D), (M:M+1)]⇒D N, Z, V, C bits reflect result of internal compare [(D)–(M:M+1)]                  | IDX1<br>IDX2<br>[D,IDX]                  | 18 1A xb<br>18 1A xb ff<br>18 1A xb ee ff<br>18 1A xb<br>18 1A xb ee ff                | ORPf<br>ORPO<br>OfRPP<br>OfIfRPf<br>OfIPRPf        |               |
| EMAXM oprx0_xysppc<br>EMAXM oprx9,xysppc<br>EMAXM oprx16,xysppc<br>EMAXM [D,xysppc]<br>EMAXM [oprx16,xysppc]                   | Extended maximum in M; put larger of 2 unsigned 16-bit values in M MAX[(D), (M:M+1)]⇒M:M+1 N, Z, V, C bits reflect result of internal compare [(D)–(M:M+1)]              | IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2] | 18 1E xb<br>18 1E xb ff<br>18 1E xb ee ff<br>18 1E xb<br>18 1E xb ee ff                | ORPW<br>ORPWO<br>OfRPWP<br>OfIfRPW<br>OfIPRPW      |               |
| EMIND oprx0_xysppc<br>EMIND oprx9,xysppc<br>EMIND oprx16,xysppc<br>EMIND [D,xysppc]<br>EMIND [oprx16,xysppc]                   | Extended minimum in D; put smaller of 2 unsigned 16-bit values in D MIN[(D), (M:M+1)]⇒D N, Z, V, C bits reflect result of internal compare [(D)–(M:M+1)]                 | IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2] | 18 1B xb<br>18 1B xb ff<br>18 1B xb ee ff<br>18 1B xb<br>18 1B xb ee ff                | ORPf<br>ORPO<br>OfRPP<br>OfIfRPf<br>OfIPRPf        |               |
| EMINM oprx0_xysppc<br>EMINM oprx9,xysppc<br>EMINM oprx16,xysppc<br>EMINM [D,xysppc]<br>EMINM [oprx16,xysppc]                   | Extended minimum in M; put smaller of 2 unsigned 16-bit values in M MIN[(D), (M:M+1)]⇒M:M+1 N, Z, V, C bits reflect result of internal compare [(D)–(M:M+1)]             | IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2] | 18 1F xb<br>18 1F xb ff<br>18 1F xb ee ff<br>18 1F xb<br>18 1F xb ee ff                | ORPW<br>ORPWO<br>OfRPWP<br>OfIfRPW<br>OfIPRPW      |               |
| EMUL                                                                                                                           | Extended multiply, unsigned (D)×(Y)⇒Y:D; 16 by 16 to 32-bit                                                                                                              | INH                                      | 13                                                                                     | ffO                                                |               |
| EMULS                                                                                                                          | Extended multiply, signed (D)×(Y)⇒Y:D; 16 by 16 to 32-bit                                                                                                                | INH                                      | 18 13                                                                                  | OfO<br>OffO (if followed by<br>page 2 instruction) |               |
| EORA#opr8i EORA opr8a EORA opr16a EORA oprx0_xysppc EORA oprx9,xysppc EORA oprx16,xysppc EORA [D,xysppc] EORA [oprx16,xysppc]  | Exclusive OR A $(A) \oplus (M) \Rightarrow A$ or $(A) \oplus \text{imm} \Rightarrow A$                                                                                   | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | 88 ii<br>98 dd<br>B8 hh ll<br>A8 xb<br>A8 xb ff<br>A8 xb ee ff<br>A8 xb                | P rPf rPO rPf rPO frPP fIfrPf fIPrPf               |               |
| EORB #opr8i EORB opr8a EORB opr16a EORB oprx0_xysppc EORB oprx9,xysppc EORB oprx16,xysppc EORB [D,xysppc] EORB [oprx16,xysppc] | Exclusive OR B (B)⊕(M)⇒B or (B)⊕imm⇒B                                                                                                                                    | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | C8 ii<br>D8 dd<br>F8 hh ll<br>E8 xb<br>E8 xb ff<br>E8 xb ee ff<br>E8 xb<br>E8 xb ee ff | P rPf rPO rPf rPO frPP fIfrPf fIPrPf               |               |
| ETBL oprx0_xysppc                                                                                                              | 16-bit; (M:M+1)+<br>[(B)×((M+2:M+3)–(M:M+1))]⇒D                                                                                                                          | IDX                                      | 18 3F xb                                                                               | ORREFEEF                                           |               |
| Before executing ETBL, initialize By indirect addressing allowed.                                                              | vith fractional part of lookup value; initialize                                                                                                                         | e index regi                             | ister to point to first ta                                                             | able entry (M:M+1). No                             | extensions or |
| EXG abcdxysp,abcdxysp                                                                                                          | Exchange register contents $(r1)\Leftrightarrow (r2)$ r1 and r2 same size $\$00:(r1)\Rightarrow r2r1=8$ -bit; r2=16-bit $(r1_L)\Leftrightarrow (r2)r1=16$ -bit; r2=8-bit | INH                                      | B7 eb                                                                                  | P                                                  |               |
| FDIV                                                                                                                           | Fractional divide; (D)÷(X)⇒X remainder⇒D; 16 by 16-bit                                                                                                                   | INH                                      | 18 11                                                                                  | Offfffffffo                                        |               |



| Source Form                                                                                                 | Operation                                                                                                                          | Address<br>Mode                                               | Machine<br>Coding (Hex)                                                          | Access Detail                                               | SXHINZVC |
|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------|-------------------------------------------------------------|----------|
| IBEQ abdxysp, rel9                                                                                          | Increment and branch if equal to 0 (counter)+1⇒counter If (counter)=0, then branch                                                 | REL<br>(9-bit)                                                | 04lbrr                                                                           | PPP (branch) PPO (no branch)                                |          |
| IBNE abdxysp, rel9                                                                                          | Increment and branch if not equal to 0 (counter)+1⇒counter If (counter)≠0, then branch                                             | REL<br>(9-bit)                                                | 04lbrr                                                                           | PPP (branch) PPO (no branch)                                |          |
| IDIV                                                                                                        | Integer divide, unsigned; (D)÷(X)⇒X<br>Remainder⇒D; 16 by 16-bit                                                                   | INH                                                           | 18 10                                                                            | Offfffffffo                                                 |          |
| IDIVS                                                                                                       | Integer divide, signed; (D)÷(X)⇒X<br>Remainder⇒D; 16 by 16-bit                                                                     | INH                                                           | 18 15                                                                            | Offfffffffo                                                 |          |
| INC opr16a INC oprx0_xysppc INC oprx9,xysppc INC oprx16,xysppc INC [D,xysppc] INC [oprx16,xysppc] INCA INCB | Increment M; (M)+1⇒M  Increment A; (A)+1⇒A Increment B; (B)+1⇒B                                                                    | EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2]<br>INH<br>INH | 72 hh 11<br>62 xb<br>62 xb ff<br>62 xb ee ff<br>62 xb<br>62 xb ee ff<br>42<br>52 | rPwO<br>rPw<br>rPwO<br>frPwP<br>fIfrPw<br>fIPrPw<br>O       |          |
| INSSame as LEAS 1,SP                                                                                        | Increment SP; (SP)+1⇒SP                                                                                                            | IDX                                                           | 1B 81                                                                            | Pf                                                          |          |
| INX                                                                                                         | Increment X; (X)+1⇒X                                                                                                               | INH                                                           | 08                                                                               | 0                                                           |          |
| INY                                                                                                         | Increment Y; (Y)+1⇒Y                                                                                                               | INH                                                           | 02                                                                               | 0                                                           |          |
| JMP opr16a JMP oprx0_xysppc JMP oprx9,xysppc JMP oprx16,xysppc JMP [D,xysppc] JMP [oprx16,xysppc]           | Jump<br>Subroutine address⇒PC                                                                                                      | EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2]               | 06 hh 11<br>05 xb<br>05 xb ff<br>05 xb ee ff<br>05 xb<br>05 xb ee ff             | PPP PPP PPP fPPP fIfPPP fIfPPP                              |          |
| JSR opr8a JSR opr16a JSR oprx0_xysppc JSR oprx9,xysppc JSR oprx16,xysppc JSR [D,xysppc] JSR [oprx16,xysppc] | Jump to subroutine<br>(SP)–2⇒SP<br>RTN <sub>H</sub> :RTN <sub>L</sub> ⇒M <sub>SP</sub> :M <sub>SP+1</sub><br>Subroutine address⇒PC | DIR<br>EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2]        | 17 dd<br>16 hh 11<br>15 xb<br>15 xb ff<br>15 xb ee ff<br>15 xb<br>15 xb ee ff    | SPPP<br>SPPP<br>PPPS<br>PPPS<br>fPPPS<br>fIfPPPS<br>fIfPPPS |          |
| LBCC rel16Same as LBHS                                                                                      | Long branch if C clear; if C=0, then (PC)+4+rel⇒PC                                                                                 | REL                                                           | 18 24 qq rr                                                                      | OPPP (branch) OPO (no branch)                               |          |
| LBCS rel16Same as LBLO                                                                                      | Long branch if C set; if C=1, then (PC)+4+rel⇒PC                                                                                   | REL                                                           | 18 25 qq rr                                                                      | OPPP (branch) OPO (no branch)                               |          |
| LBEQ rel16                                                                                                  | Long branch if equal; if Z=1, then (PC)+4+rel⇒PC                                                                                   | REL                                                           | 18 27 qq rr                                                                      | OPPP (branch) OPO (no branch)                               |          |
| LBGE rel16                                                                                                  | Long branch if ≥ 0, signed If N⊕V=0, then (PC)+4+rel⇒PC                                                                            | REL                                                           | 18 2C qq rr                                                                      | OPPP (branch) OPO (no branch)                               |          |
| LBGT rel16                                                                                                  | Long branch if > 0, signed<br>If Z   (N $\oplus$ V)=0, then (PC)+4+rel $\Rightarrow$ PC                                            | REL                                                           | 18 2E qq rr                                                                      | OPPP (branch) OPO (no branch)                               |          |
| LBHI rel16                                                                                                  | Long branch if higher, unsigned If C   Z=0, then (PC)+4+rel⇒PC                                                                     | REL                                                           | 18 22 qq rr                                                                      | OPPP (branch) OPO (no branch)                               |          |
| LBHS rel16Same as LBCC                                                                                      | Long branch if higher or same, unsigned; If C=0, (PC)+4+rel⇒PC                                                                     | REL                                                           | 18 24 qq rr                                                                      | OPPP (branch) OPO (no branch)                               |          |
| LBLE rel16                                                                                                  | Long branch if $\leq$ 0, signed; if Z   (N $\oplus$ V)=1, then (PC)+4+rel $\Rightarrow$ PC                                         | REL                                                           | 18 2F qq rr                                                                      | OPPP (branch) OPO (no branch)                               |          |
| LBLO rel16Same as LBCS                                                                                      | Long branch if lower, unsigned; if C=1, then (PC)+4+rel⇒PC                                                                         | REL                                                           | 18 25 qq rr                                                                      | OPPP (branch) OPO (no branch)                               |          |
| LBLS rel16                                                                                                  | Long branch if lower or same, unsigned; If C   Z=1, then (PC)+4+rel⇒PC                                                             | REL                                                           | 18 23 qq rr                                                                      | OPPP (branch) OPO (no branch)                               |          |
| LBLT rel16                                                                                                  | Long branch if < 0, signed If N⊕V=1, then (PC)+4+rel⇒PC                                                                            | REL                                                           | 18 2D qq rr                                                                      | OPPP (branch) OPO (no branch)                               |          |



| Source Form                                                                                                                                         | Operation                                                | Address<br>Mode                          | Machine<br>Coding (Hex)                                                 | Access Detail                                              | SXHINZVC |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------|----------|
| LBMI rel16                                                                                                                                          | Long branch if minus<br>If N=1, then (PC)+4+rel⇒PC       | REL                                      | 182Bqqrr                                                                | OPPP (branch) OPO (no branch)                              |          |
| LBNE rel16                                                                                                                                          | Long branch if not equal to 0 If Z=0, then (PC)+4+rel⇒PC | REL                                      | 18 26 qq rr                                                             | OPPP (branch) OPO (no branch)                              |          |
| LBPL rel16                                                                                                                                          | Long branch if plus If N=0, then (PC)+4+rel⇒PC           | REL                                      | 182Aqqrr                                                                | OPPP (branch) OPO (no branch)                              |          |
| LBRA rel16                                                                                                                                          | Long branch always                                       | REL                                      | 18 20 qq rr                                                             | OPPP                                                       |          |
| LBRN rel16                                                                                                                                          | Long branch never                                        | REL                                      | 18 21 qq rr                                                             | ОРО                                                        |          |
| LBVC rel16                                                                                                                                          | Long branch if V clear<br>If V=0,then (PC)+4+rel⇒PC      | REL                                      | 18 28 qq rr                                                             | OPPP (branch) OPO (no branch)                              |          |
| LBVS rel16                                                                                                                                          | Long branch if V set<br>If V=1,then (PC)+4+rel⇒PC        | REL                                      | 18 29 qq rr                                                             | OPPP (branch) OPO (no branch)                              |          |
| LDAA #opr8i<br>LDAA opr8a<br>LDAA opr16a<br>LDAA oprx0_xysppc<br>LDAA oprx9,xysppc<br>LDAA oprx16,xysppc<br>LDAA [D,xysppc]<br>LDAA [oprx16,xysppc] | Load A<br>(M)⇒A<br>or imm⇒A                              | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | 86 ii<br>96 dd<br>B6 hh ll<br>A6 xb<br>A6 xb ff<br>A6 xb ee ff<br>A6 xb | P rPf rPO rPf rPO frPP fIfrPf fIPrPf                       |          |
| LDAB #opr8i<br>LDAB opr8a<br>LDAB opr16a<br>LDAB oprx0_xysppc<br>LDAB oprx16,xysppc<br>LDAB [D,xysppc]<br>LDAB [oprx16,xysppc]                      | Load B<br>(M)⇒B<br>or imm⇒B                              | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | C6 ii D6 dd F6 hh ll E6 xb E6 xb ff E6 xb ee ff E6 xb E6 xb ee ff       | P rPf rPO rPf rPO frPP fIfrPf fIPrPf                       |          |
| LDD#opr16i<br>LDD opr8a<br>LDD opr16a<br>LDD oprx0_xysppc<br>LDD oprx9,xysppc<br>LDD oprx16,xysppc<br>LDD [D,xysppc]<br>LDD [oprx16,xysppc]         | Load D<br>(M:M+1)⇒A:B<br>or imm⇒A:B                      | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | CC jjkk DC dd FC hh ll EC xb EC xb ff EC xb ee ff EC xb EC xb ee ff     | PO<br>RPf<br>RPO<br>RPf<br>RPO<br>fRPP<br>fIfRPf<br>fIPRPf |          |
| LDS#opr16i<br>LDS opr8a<br>LDS opr16a<br>LDS oprx0_xysppc<br>LDS oprx9,xysppc<br>LDS oprx16,xysppc<br>LDS [D,xysppc]<br>LDS [oprx16,xysppc]         | Load SP<br>(M:M+1)⇒SP<br>or imm⇒SP                       | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | CF jjkk DF dd FF hh ll EF xb EF xb ff EF xb ee ff EF xb EF xb ee ff     | PO RPf RPO RPf RPO fRPP fIfRPf fIPRPf                      |          |
| LDX#opr16i<br>LDX opr8a<br>LDX opr16a<br>LDX oprx0_xysppc<br>LDX oprx9,xysppc<br>LDX oprx16,xysppc<br>LDX [D,xysppc]<br>LDX [oprx16,xysppc]         | Load X<br>(M:M+1)⇒X<br>or imm⇒X                          | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | CE jjkk DE dd FE hh ll EE xb EE xb ff EE xb ee ff EE xb EE xb ee ff     | PO<br>RPf<br>RPO<br>RPf<br>RPO<br>fRPP<br>fIfRPf<br>fIPRPf |          |
| LDY #opr16i<br>LDY opr8a<br>LDY opr16a<br>LDY oprx0_xysppc<br>LDY oprx9,xysppc<br>LDY oprx16,xysppc<br>LDY [D,xysppc]<br>LDY [oprx16,xysppc]        | Load Y<br>(M:M+1)⇒Y<br>or imm⇒Y                          | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | CD jjkk DD dd FD hh ll ED xb ED xb ff ED xb ee ff ED xb ED xb ee ff     | PO<br>RPf<br>RPO<br>RPf<br>RPO<br>fRPP<br>fIfRPf<br>fIPRPf |          |



| Source Form                                                                                                                                       | Operation                                                                                                                                                                                                                                                                                                                                                                                   | Address<br>Mode                                               | Machine<br>Coding (Hex)                                                             | Access Detail                                         | SXHINZVC         |
|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------|------------------|
| LEAS oprx0_xysppc<br>LEAS oprx9,xysppc<br>LEAS oprx16,xysppc                                                                                      | Load effective address into SP<br>EA⇒SP                                                                                                                                                                                                                                                                                                                                                     | IDX<br>IDX1<br>IDX2                                           | 1Bxb<br>1Bxbff<br>1Bxbeeff                                                          | Pf<br>PO<br>PP                                        |                  |
| LEAX oprx0_xysppc<br>LEAX oprx9,xysppc<br>LEAX oprx16,xysppc                                                                                      | Load effective address into X<br>EA⇒X                                                                                                                                                                                                                                                                                                                                                       | IDX<br>IDX1<br>IDX2                                           | 1Axb<br>1Axbff<br>1Axbeeff                                                          | Pf<br>PO<br>PP                                        |                  |
| LEAY oprx0_xysppc<br>LEAY oprx9,xysppc<br>LEAY oprx16,xysppc                                                                                      | Load effective address into Y<br>EA⇒Y                                                                                                                                                                                                                                                                                                                                                       | IDX<br>IDX1<br>IDX2                                           | 19 xb<br>19 xb ff<br>19 xb ee ff                                                    | Pf<br>PO<br>PP                                        |                  |
| LSL opr16aSame as ASL LSL oprx0_xysppc LSL oprx16,xysppc LSL [D,xysppc] LSL [oprx16,xysppc] LSL [oprx16,xysppc] LSLASame as ASLA LSLBSame as ASLB | Logical shift left M  C b7 b0  Logical shift left A Logical shift left B                                                                                                                                                                                                                                                                                                                    | EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2]<br>INH<br>INH | 78 hhll<br>68 xb<br>68 xbff<br>68 xbeeff<br>68 xb<br>68 xb<br>68 xbeeff<br>48<br>58 | rOPw rPw rPOw frPPw fIfrPw fIPrPw O                   |                  |
| LSLDSame as ASLD                                                                                                                                  | Logical shift left D  C b7 A b0 b7 B b0                                                                                                                                                                                                                                                                                                                                                     | INH                                                           | 59                                                                                  | 0                                                     |                  |
| LSR opr16a LSR oprx0_xysppc LSR oprx9,xysppc LSR oprx16,xysppc LSR [D,xysppc] LSR [oprx16,xysppc] LSR [oprx16,xysppc] LSRA LSRB                   | Logical shift right M  0   b7  b0  C  Logical shift right A  Logical shift right B                                                                                                                                                                                                                                                                                                          | EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2]<br>INH<br>INH | 74 hh ll<br>64 xb<br>64 xbff<br>64 xbeeff<br>64 xb<br>64 xb eeff<br>44<br>54        | rPwO<br>rPw<br>rPwO<br>frPwP<br>fIfrPw<br>fIPrPw<br>O |                  |
| LSRD                                                                                                                                              | Logical shift right D  0 b7 A b0 b7 B b0 C                                                                                                                                                                                                                                                                                                                                                  | INH                                                           | 49                                                                                  | 0                                                     |                  |
| MAXA oprx0_xysppc<br>MAXA oprx9,xysppc<br>MAXA oprx16,xysppc<br>MAXA [D,xysppc]<br>MAXA [oprx16,xysppc]                                           | Maximum in A; put larger of 2 unsigned 8-bit values in A MAX[(A), (M)]⇒A N, Z, V, C bits reflect result of internal compare [(A)–(M)]                                                                                                                                                                                                                                                       | IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2]                      | 18 18 xb<br>18 18 xb ff<br>18 18 xb ee ff<br>18 18 xb<br>18 18 xb                   | OrPf<br>OrPO<br>OfrPP<br>OfIfrPf<br>OfIPrPf           |                  |
| MAXM oprx0_xysppc<br>MAXM oprx9,xysppc<br>MAXM oprx16,xysppc<br>MAXM [D,xysppc]<br>MAXM [oprx16,xysppc]                                           | Maximum in M; put larger of 2 unsigned 8-bit values in M MAX[(A), (M)]⇒M N, Z, V, C bits reflect result of internal compare [(A)–(M)]                                                                                                                                                                                                                                                       | IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2]                      | 18 1C xb<br>18 1C xb ff<br>18 1C xb ee ff<br>18 1C xb<br>18 1C xb ee ff             | OrPw<br>OrPwO<br>OfrPwP<br>OfIfrPw<br>OfIPrPw         |                  |
| MEM                                                                                                                                               | Determine grade of membership; $\mu$ (grade) $\Rightarrow$ M $_Y$ ; (X)+4 $\Rightarrow$ X; (Y)+1 $\Rightarrow$ Y If (A) <p1 (a)="" or="">P2, then <math>\mu</math>=0; else <math>\mu</math>= MIN[((A)-P1)×S1, (P2-(A))×S2, \$FF] (A)=current crisp input value; X points at 4 data bytes (P1, P2, S1, S2) of a trapezoidal membership function; Y points at fuzzy input (RAM location)</p1> | Special                                                       | 01                                                                                  | RRfOw                                                 | [- - ? - ? ? ?]? |
| MINA oprx0_xysppc<br>MINA oprx9,xysppc<br>MINA oprx16,xysppc<br>MINA [D,xysppc]<br>MINA [oprx16,xysppc]                                           | Minimum in A; put smaller of 2 unsigned 8-bit values in A MIN[(A), (M)]⇒A N, Z, V, C bits reflect result of internal compare [(A)–(M)]                                                                                                                                                                                                                                                      | IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2]                      | 18 19 xb<br>18 19 xb ff<br>18 19 xb ee ff<br>18 19 xb<br>18 19 xb                   | OrPf<br>OrPO<br>OfrPP<br>OfIfrPf<br>OfIPrPf           |                  |
| MINM oprx0_xysppc<br>MINM oprx9,xysppc<br>MINM oprx16,xysppc<br>MINM [D,xysppc]<br>MINM [oprx16,xysppc]                                           | Minimum in N; put smaller of two unsigned 8-bit values in M MIN[(A), (M)]⇒M N, Z, V, C bits reflect result of internal compare [(A)–(M)]                                                                                                                                                                                                                                                    | IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2]                      | 18 1D xb<br>18 1D xb ff<br>18 1D xb ee ff<br>18 1D xb<br>18 1D xb ee ff             | OrPw<br>OrPwO<br>OfrPwP<br>OfIfrPw<br>OfIPrPw         |                  |



| Source Form                                                                                                                                                            | Operation                                                                                                                                                                                                                        | Address<br>Mode                                                | Machine<br>Coding (Hex)                                                                   | Access Detail                                         | SXHINZVC |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------|----------|
| MOVB#opr8, opr16a<br>MOVB#opr8i, oprx0_xysppc<br>MOVB opr16a, opr16a<br>MOVB opr16a, oprx0_xysppc<br>MOVB oprx0_xysppc, opr16a<br>MOVB oprx0_xysppc, oprx0_xysppc      | Move byte Memory-to-memory 8-bit byte-move $(M_1) \Rightarrow M_2$ First operand specifies byte to move                                                                                                                          | IMM-EXT<br>IMM-IDX<br>EXT-EXT<br>EXT-IDX<br>IDX-EXT<br>IDX-IDX | 18 08 xb ii                                                                               | OPwP<br>OPwO<br>OrPwPO<br>OPrPw<br>OrPwP<br>OrPwO     |          |
| MOVW #oprx16, opr16a<br>MOVW #opr16i, oprx0_xysppc<br>MOVW opr16a, opr16a<br>MOVW opr16a, oprx0_xysppc<br>MOVW oprx0_xysppc, opr16a<br>MOVW oprx0_xysppc, oprx0_xysppc | Move word Memory-to-memory 16-bit word-move (M₁:M₁+1)⇒M₂:M₂+1 First operand specifies word to move                                                                                                                               | IMM-EXT<br>IMM-IDX<br>EXT-EXT<br>EXT-IDX<br>IDX-EXT<br>IDX-IDX | 18 00 xb jj kk<br>18 04 hh 11 hh 11                                                       | OPPW                                                  |          |
| MUL                                                                                                                                                                    | Multiply, unsigned (A)×(B)⇒A:B; 8 by 8-bit                                                                                                                                                                                       | INH                                                            | 12                                                                                        | 0                                                     |          |
| NEG opr16a NEG oprx0_xysppc NEG oprx9,xysppc NEG oprx16,xysppc NEG [D,xysppc] NEG [oprx16,xysppc] NEG [oprx16,xysppc] NEGA NEGB                                        | Negate M; $0-(M) \Rightarrow M \text{ or } (\overline{M})+1 \Rightarrow M$ Negate A; $0-(A) \Rightarrow A \text{ or } (\overline{A})+1 \Rightarrow A$ Negate B; $0-(B) \Rightarrow B \text{ or } (\overline{B})+1 \Rightarrow B$ | EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2]<br>INH<br>INH  | 70 hh ll<br>60 xb<br>60 xb ff<br>60 xb ee ff<br>60 xb<br>60 xb<br>60 xb ee ff<br>40<br>50 | rPwO<br>rPw<br>rPwO<br>frPwP<br>fIfrPw<br>fIPrPw<br>O |          |
| NOP                                                                                                                                                                    | No operation                                                                                                                                                                                                                     | INH                                                            | A7                                                                                        | 0                                                     |          |
| ORAA #opr8i ORAA opr8a ORAA opr16a ORAA oprx0_xysppc ORAA oprx9,xysppc ORAA oprx16,xysppc ORAA [D,xysppc] ORAA [oprx16,xysppc]                                         | OR accumulator A (A)   (M)⇒A or (A)   imm⇒A                                                                                                                                                                                      | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2]                       | 8A ii<br>9A dd<br>BA hh ll<br>AA xb<br>AA xb ff<br>AA xb ee ff<br>AA xb<br>AA xb ee ff    | P rPf rPO rPf rPO frPP fIfrPf fIPrPf                  |          |
| ORAB #opr8i ORAB opr8a ORAB opr16a ORAB oprx0_xysppc ORAB oprx9,xysppc ORAB oprx16,xysppc ORAB [D,xysppc] ORAB [oprx16,xysppc]                                         | OR accumulator B (B)   (M)⇒B or (B)   imm⇒B                                                                                                                                                                                      | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2]                       | CAii DAdd FAhhll EAxb EAxbff EAxbeeff EAxb                                                | P rPf rPO rPf rPO frPP fIfrPf fIPrPf                  |          |
| ORCC#opr8i                                                                                                                                                             | OR CCR; (CCR)   imm⇒CCR                                                                                                                                                                                                          | IMM                                                            | 14 ii                                                                                     | P                                                     |          |
| PSHA                                                                                                                                                                   | Push A; (SP)–1⇒SP; (A)⇒M <sub>SP</sub>                                                                                                                                                                                           | INH                                                            | 36                                                                                        | Os                                                    |          |
| PSHB                                                                                                                                                                   | Push B; (SP)–1⇒SP; (B)⇒M <sub>SP</sub>                                                                                                                                                                                           | INH                                                            | 37                                                                                        | Os                                                    |          |
| PSHC                                                                                                                                                                   | Push CCR; (SP)–1⇒SP;<br>(CCR)⇒M <sub>SP</sub>                                                                                                                                                                                    | INH                                                            | 39                                                                                        | Os                                                    |          |
| PSHD                                                                                                                                                                   | Push D<br>(SP)–2⇒SP; (A:B)⇒M <sub>SP</sub> :M <sub>SP+1</sub>                                                                                                                                                                    | INH                                                            | 3B                                                                                        | os                                                    |          |
| PSHX                                                                                                                                                                   | Push X $(SP)$ -2 $\Rightarrow$ SP; $(X_H:X_L)$ $\Rightarrow$ M <sub>SP</sub> :M <sub>SP+1</sub>                                                                                                                                  | INH                                                            | 34                                                                                        | OS                                                    |          |
| PSHY                                                                                                                                                                   | Push Y $(SP)-2\Rightarrow SP; (Y_H:Y_L)\Rightarrow M_{SP}:M_{SP+1}$                                                                                                                                                              | INH                                                            | 35                                                                                        | OS                                                    |          |
| PULA                                                                                                                                                                   | Pull A<br>(M <sub>SP</sub> )⇒A; (SP)+1⇒SP                                                                                                                                                                                        | INH                                                            | 32                                                                                        | uf0                                                   |          |
| PULB                                                                                                                                                                   | Pull B<br>(M <sub>SP</sub> )⇒B; (SP)+1⇒SP                                                                                                                                                                                        | INH                                                            | 33                                                                                        | uf0                                                   |          |
| PULC                                                                                                                                                                   | Pull CCR<br>(M <sub>SP</sub> )⇒CCR; (SP)+1⇒SP                                                                                                                                                                                    | INH                                                            | 38                                                                                        | uf0                                                   |          |
| PULD                                                                                                                                                                   | Pull D<br>(M <sub>SP</sub> :M <sub>SP+1</sub> )⇒A:B; (SP)+2⇒SP                                                                                                                                                                   | INH                                                            | 3A                                                                                        | UfO                                                   |          |



| Source Form                                                                                                                                         | Operation                                                                                                                                                                                                                                                                                                                                              | Address<br>Mode                                               | Machine<br>Coding (Hex)                                                       | Access Detail                                              | SXHINZVC        |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------|-----------------|
| PULX                                                                                                                                                | Pull X $(M_{SP}:M_{SP+1}) \Rightarrow X_H:X_L; (SP)+2 \Rightarrow SP$                                                                                                                                                                                                                                                                                  | INH                                                           | 30                                                                            | UfO                                                        |                 |
| PULY                                                                                                                                                | $\begin{array}{l} \text{Pull Y} \\ (\text{M}_{\text{SP}}\text{:}\text{M}_{\text{SP+1}}) {\Rightarrow} \text{Y}_{\text{H}}\text{:}\text{Y}_{\text{L}}; (\text{SP})\text{+}2{\Rightarrow}\text{SP} \end{array}$                                                                                                                                          | INH                                                           | 31                                                                            | UfO                                                        |                 |
| REV                                                                                                                                                 | Rule evaluation, unweighted; find<br>smallest rule input; store to rule<br>outputs unless fuzzy output is larger                                                                                                                                                                                                                                       | Special                                                       | 18 3A                                                                         | Orf(t^tx)O*<br>ff+Orft^**                                  | [- - ? - ? Δ ?] |
|                                                                                                                                                     | ach element in the rule list. The ^ denote<br>by an interrupt: ff is the exit sequence a                                                                                                                                                                                                                                                               |                                                               |                                                                               |                                                            |                 |
| REVW                                                                                                                                                | Rule evaluation, weighted; rule<br>weights optional; find smallest rule<br>input; store to rule outputs unless<br>fuzzy output is larger                                                                                                                                                                                                               | Special                                                       | 18 3B                                                                         | ORf(t^Tx)0* or ORf(r^ffRf)0** ffff+ORft^*** ffff+ORfr^**** | [- - ? - ? A !  |
| **With weighting enabled, the t^Tx   ***Additional cycles caused by an into                                                                         | x loop is executed once for each elemen<br>oop is replaced by r^ffrf.<br>errupt when weighting is not enabled: f<br>nterrupt when weighting is enabled: ffi                                                                                                                                                                                            | fff is the                                                    | exit sequence and                                                             | ORft^ is the re-entry s                                    | equence.        |
| ROL opr16a ROL oprx0_xysppc ROL oprx9,xysppc ROL oprx16,xysppc ROL [D,xysppc] ROL [oprx16,xysppc] ROLA ROLB                                         | Rotate left M  C b7 b0  Rotate left A Rotate left B                                                                                                                                                                                                                                                                                                    | EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2]<br>INH<br>INH | 75 hh 11<br>65 xb<br>65 xb ff<br>65 xb ee ff<br>65 xb<br>65 xb ee ff<br>45    | rPwO<br>rPw<br>rPwO<br>frPwP<br>fIfrPw<br>fIPrPw<br>O      |                 |
| ROR opr16a ROR oprx0_xysppc ROR oprx9,xysppc ROR oprx16,xysppc ROR [D,xysppc] ROR [oprx16,xysppc] RORA RORB                                         | Rotate right M  b0 b7 C  Rotate right A Rotate right B                                                                                                                                                                                                                                                                                                 | EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2]<br>INH<br>INH | 76 hh ll<br>66 xb ff<br>66 xb ff<br>66 xb ee ff<br>66 xb<br>66 xb ee ff<br>46 | rPwO<br>rPw<br>rPwO<br>frPwP<br>fIfrPw<br>fIPrPw<br>O      |                 |
| RTC                                                                                                                                                 | Return from call; $(M_{SP}) \Rightarrow PPAGE$<br>$(SP)+1 \Rightarrow SP$ ;<br>$(M_{SP}:M_{SP+1}) \Rightarrow PC_H:PC_L$<br>$(SP)+2 \Rightarrow SP$                                                                                                                                                                                                    | INH                                                           | 0A                                                                            | uUnfPPP                                                    |                 |
| RTI                                                                                                                                                 | $\label{eq:Return from interrupt} $$(M_{SP}) \Rightarrow CCR; (SP)+1 \Rightarrow SP$ $$(M_{SP}:M_{SP+1}) \Rightarrow B:A; (SP)+2 \Rightarrow SP$ $$(M_{SP}:M_{SP+1}) \Rightarrow X_H:X_L: (SP)+4 \Rightarrow SP$ $$(M_{SP}:M_{SP+1}) \Rightarrow PC_H:PC_L; (SP)+2 \Rightarrow SP$ $$(M_{SP}:M_{SP+1}) \Rightarrow Y_H:Y_L; (SP)+4 \Rightarrow SP$ $$$ | INH                                                           | 0B                                                                            | uUUUUPPP<br>Or<br>uUUUUfVfPPP*                             |                 |
| *RTI takes 11 cycles if an interrupt is                                                                                                             | pending.                                                                                                                                                                                                                                                                                                                                               |                                                               |                                                                               |                                                            |                 |
| RTS                                                                                                                                                 | Return from subroutine $(M_{SP}:M_{SP+1}) \Rightarrow PC_H:PC_L;$ $(SP)+2 \Rightarrow SP$                                                                                                                                                                                                                                                              | INH                                                           | 3D                                                                            | UfPPP                                                      |                 |
| SBA                                                                                                                                                 | Subtract B from A; (A)–(B)⇒A                                                                                                                                                                                                                                                                                                                           | INH                                                           | 18 16                                                                         | 00                                                         |                 |
| SBCA #opr8i<br>SBCA opr8a<br>SBCA opr16a<br>SBCA oprx0_xysppc<br>SBCA oprx9,xysppc<br>SBCA oprx16,xysppc<br>SBCA [D,xysppc]<br>SBCA [oprx16,xysppc] | Subtract with carry from A (A)–(M)–C⇒A or (A)–imm–C⇒A                                                                                                                                                                                                                                                                                                  | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2]                      | 82 ii<br>92 dd<br>B2 hh ll<br>A2 xb<br>A2 xb ff<br>A2 xb ee ff<br>A2 xb       | P rPf rPO rPf rPO frPP fIfrPf fIPrPf                       |                 |



| Source Form                                                                                                                                        | Operation                                                                                                                                                                                                                                                                                                                                                                                                                             | Address<br>Mode                                        | Machine<br>Coding (Hex)                                                                | Access Detail                                                                                                                     | SXHINZVC |
|----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------|
| SBCB#opr8i<br>SBCB opr8a<br>SBCB opr16a<br>SBCB oprx0_xysppc<br>SBCB oprx9,xysppc<br>SBCB oprx16,xysppc<br>SBCB [D,xysppc]<br>SBCB [oprx16,xysppc] | Subtract with carry from B (B)–(M)–C⇒B or (B)–imm–C⇒B                                                                                                                                                                                                                                                                                                                                                                                 | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2]               | C2 ii<br>D2 dd<br>F2 hh ll<br>E2 xb<br>E2 xb ff<br>E2 xb ee ff<br>E2 xb<br>E2 xb ee ff | P rPf rPO rPf rPO frPP fIfrPf fIPrPf                                                                                              |          |
| SECSame as ORCC #\$01                                                                                                                              | Set C bit                                                                                                                                                                                                                                                                                                                                                                                                                             | IMM                                                    | 14 01                                                                                  | P                                                                                                                                 | 1        |
| SEISame as ORCC #\$10                                                                                                                              | Set I bit                                                                                                                                                                                                                                                                                                                                                                                                                             | IMM                                                    | 1410                                                                                   | P                                                                                                                                 | 1        |
| SEVSame as ORCC #\$02                                                                                                                              | Set V bit                                                                                                                                                                                                                                                                                                                                                                                                                             | IMM                                                    | 14 02                                                                                  | P                                                                                                                                 | 1        |
| SEX abc, dxyspSame as TFR r1, r2                                                                                                                   | Sign extend; 8-bit r1 to 16-bit r2<br> \$00:(r1)⇒r2 if bit 7 of r1 is 0<br> \$FF:(r1)⇒r2 if bit 7 of r1 is 1                                                                                                                                                                                                                                                                                                                          | INH                                                    | B7 eb                                                                                  | P                                                                                                                                 |          |
| STAA opr8a<br>STAA opr16a<br>STAA oprx0_xysppc<br>STAA oprx9,xysppc<br>STAA oprx16,xysppc<br>STAA [D,xysppc]<br>STAA [oprx16,xysppc]               | Store accumulator A (A)⇒M                                                                                                                                                                                                                                                                                                                                                                                                             | DIR<br>EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2] | 5A dd<br>7A hh ll<br>6A xb<br>6A xb ff<br>6A xb ee ff<br>6A xb<br>6A xb                | Pw<br>PwO<br>Pw<br>PwO<br>PwP<br>PIfw<br>PIPw                                                                                     |          |
| STAB opr8a<br>STAB opr16a<br>STAB oprx0_xysppc<br>STAB oprx9,xysppc<br>STAB oprx16,xysppc<br>STAB [D,xysppc]<br>STAB [oprx16,xysppc]               | Store accumulator B (B)⇒M                                                                                                                                                                                                                                                                                                                                                                                                             | DIR<br>EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2] | 5B dd<br>7B hh ll<br>6B xb<br>6B xb ff<br>6B xb ee ff<br>6B xb<br>6B xb                | PW<br>PwO<br>Pw<br>PwO<br>PwP<br>PIfw<br>PIPw                                                                                     |          |
| STD opr8a STD opr16a STD oprx0_xysppc STD oprx9,xysppc STD oprx16,xysppc STD [D,xysppc] STD [oprx16,xysppc]                                        | Store D<br>(A:B)⇒M:M+1                                                                                                                                                                                                                                                                                                                                                                                                                | DIR<br>EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2] | 5C dd<br>7C hh ll<br>6C xb<br>6C xb ff<br>6C xb ee ff<br>6C xb<br>6C xb                | PW PWO PW PWO PWP PIFW                                                                                                            |          |
| STOP                                                                                                                                               | $ \begin{array}{l} \text{Stop processing; } (SP)-2 \Rightarrow SP \\ \text{RTN}_{H}: \text{RTN}_{L} \Rightarrow M_{SP}: M_{SP+1} \\ (SP)-2 \Rightarrow SP; (Y_{H}:Y_{L}) \Rightarrow M_{SP}: M_{SP+1} \\ (SP)-2 \Rightarrow SP; (X_{H}:X_{L}) \Rightarrow M_{SP}: M_{SP+1} \\ (SP)-2 \Rightarrow SP; (B:A) \Rightarrow M_{SP}: M_{SP+1} \\ (SP)-1 \Rightarrow SP; (CCR) \Rightarrow M_{SP} \\ \text{Stop all clocks} \\ \end{array} $ | INH                                                    | 18 3E                                                                                  | oosssssf (enter<br>stop mode)<br>fvfppp (exit stop<br>mode)<br>ff (continue stop<br>mode)<br>oo (if stop mode<br>disabled by S=1) |          |
| STS opr8a STS opr16a STS oprx0_xysppc STS oprx9,xysppc STS oprx16,xysppc STS [D,xysppc] STS [oprx16,xysppc]                                        | Store SP<br>(SP <sub>H</sub> :SP <sub>L</sub> )⇒M:M+1                                                                                                                                                                                                                                                                                                                                                                                 | DIR<br>EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2] | 5Fdd<br>7Fhhll<br>6Fxb<br>6Fxbff<br>6Fxbeeff<br>6Fxb<br>6Fxb                           | PW<br>PWO<br>PW<br>PWO<br>PWP<br>PIfW<br>PIPW                                                                                     |          |
| STX opr8a STX opr16a STX oprx0_xysppc STX oprx9,xysppc STX oprx16,xysppc STX [D,xysppc] STX [oprx16,xysppc]                                        | Store X $(X_H:X_L) \Rightarrow M:M+1$                                                                                                                                                                                                                                                                                                                                                                                                 | DIR<br>EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2] | 5E dd<br>7E hh ll<br>6E xb<br>6E xb ff<br>6E xb ee ff<br>6E xb<br>6E xb ee ff          | PW<br>PWO<br>PW<br>PWO<br>PWP<br>PIfW<br>PIPW                                                                                     |          |





| Source Form                                                                                                                                         | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Address<br>Mode                                        | Machine<br>Coding (Hex)                                                          | Access Detail                         | SXHINZVC |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------|----------|
| STY opr8a STY opr16a STY oprx0_xysppc STY oprx9,xysppc STY oprx16,xysppc STY [D,xysppc] STY [oprx16,xysppc]                                         | Store Y<br>(Y <sub>H</sub> :Y <sub>L</sub> )⇒M:M+1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | DIR<br>EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2] | 5D dd<br>7D hh ll<br>6D xb<br>6D xb ff<br>6D xb ee ff<br>6D xb<br>6D xb ee ff    | PW PWO PW PWO PWP PIFW PIPW           |          |
| SUBA #opr8i<br>SUBA opr8a<br>SUBA opr16a<br>SUBA oprx0_xysppc<br>SUBA oprx9,xysppc<br>SUBA oprx16,xysppc<br>SUBA [D,xysppc]<br>SUBA [oprx16,xysppc] | Subtract from A<br>(A)–(M)⇒A<br>or (A)–imm⇒A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2]               | 80 ii<br>90 dd<br>B0 hh ll<br>A0 xb<br>A0 xb ff<br>A0 xb ee ff<br>A0 xb          | P rPf rPO rPf rPO frPP fIfrPf fIPrPf  |          |
| SUBB #opr8i<br>SUBB opr8a<br>SUBB opr16a<br>SUBB oprx0_xysppc<br>SUBB oprx9,xysppc<br>SUBB oprx16,xysppc<br>SUBB [D,xysppc]<br>SUBB [oprx16,xysppc] | Subtract from B<br>(B)–(M)⇒B<br>or (B)–imm⇒B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2]               | C0 ii<br>D0 dd<br>F0 hh ll<br>E0 xb<br>E0 xb ff<br>E0 xb ee ff<br>E0 xb<br>E0 xb | P rPf rPO rPf rPO frPP fIfrPf fIPrPf  |          |
| SUBD #opr16i SUBD opr8a SUBD opr16a SUBD oprx0_xysppc SUBD oprx9,xysppc SUBD oprx16,xysppc SUBD [D,xysppc] SUBD [oprx16,xysppc]                     | Subtract from D<br>(A:B)–(M:M+1)⇒A:B<br>or (A:B)–imm⇒A:B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2]               | 83 jjkk<br>93 dd<br>B3 hh ll<br>A3 xb<br>A3 xb ff<br>A3 xb ee ff<br>A3 xb        | PO RPf RPO RPf RPO fRPP fIfRPf fIPRPf |          |
| SWI                                                                                                                                                 | Software interrupt; (SP)–2 $\Rightarrow$ SP<br>RTN <sub>H</sub> :RTN <sub>L</sub> $\Rightarrow$ M <sub>SP</sub> :M <sub>SP+1</sub><br>(SP)–2 $\Rightarrow$ SP; (Y <sub>H</sub> :Y <sub>L</sub> ) $\Rightarrow$ M <sub>SP</sub> :M <sub>SP+1</sub><br>(SP)–2 $\Rightarrow$ SP; (X <sub>H</sub> :X <sub>L</sub> ) $\Rightarrow$ M <sub>SP</sub> :M <sub>SP+1</sub><br>(SP)–2 $\Rightarrow$ SP; (B:A) $\Rightarrow$ M <sub>SP</sub> :M <sub>SP+1</sub><br>(SP)–1 $\Rightarrow$ SP; (CCR) $\Rightarrow$ M <sub>SP</sub> ;1 $\Rightarrow$ I<br>(SWI vector) $\Rightarrow$ PC | INH                                                    | 3F                                                                               | VSPSSPSsP*                            | 1_1      |
| *The CPU also uses VSPSSPSsP for TAB                                                                                                                | hardware interrupts and unimplemente<br>Transfer A to B; (A)⇒B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | d opcode t                                             | raps.                                                                            | 00                                    |          |
| TAP                                                                                                                                                 | Transfer A to CCR; (A)⇒CCR Assembled as TFR A, CCR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | INH                                                    | B7 02                                                                            | P                                     |          |
| ТВА                                                                                                                                                 | Transfer B to A; (B)⇒A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | INH                                                    | 18 OF                                                                            | 00                                    |          |
| TBEQ abdxysp,rel9                                                                                                                                   | Test and branch if equal to 0 If (counter)=0, then (PC)+2+rel⇒PC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | REL<br>(9-bit)                                         | 04lbrr                                                                           | PPP (branch) PPO (no branch)          |          |
| TBL oprx0_xysppc                                                                                                                                    | Table lookup and interpolate, 8-bit (M)+[(B)×((M+1)–(M))]⇒A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | IDX                                                    | 18 3D xb                                                                         | ORfffP                                |          |
| TBNE abdxysp,rel9                                                                                                                                   | Test and branch if not equal to 0 If (counter)≠0, then (PC)+2+rel⇒PC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | REL<br>(9-bit)                                         | 04lbrr                                                                           | PPP (branch) PPO (no branch)          |          |
| TFR abcdxysp,abcdxysp                                                                                                                               | Transfer from register to register $(r1)\Rightarrow r2r1$ and $r2$ same size $\$00:(r1)\Rightarrow r2r1=8$ -bit; $r2=16$ -bit $(r1_L)\Rightarrow r2r1=16$ -bit; $r2=8$ -bit                                                                                                                                                                                                                                                                                                                                                                                             | INH                                                    | B7 eb                                                                            | P                                     |          |
| TPASame as TFR CCR ,A                                                                                                                               | Transfer CCR to A; (CCR)⇒A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | INH                                                    | B7 20                                                                            | Р                                     |          |



| Source Form                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Address<br>Mode                                               | Machine<br>Coding (Hex)                                                                         | Access Detail                                                | SXHINZVC                             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------|
| TRAP trapnum                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | $\label{eq:continuous_problem} \begin{split} & \text{Trap unimplemented opcode;} \\ & (SP)-2\Rightarrow SP \\ & \text{RTN}_H: \text{RTN}_L \Rightarrow M_{SP}: M_{SP+1} \\ & (SP)-2\Rightarrow SP; \ (Y_H:Y_L)\Rightarrow M_{SP}: M_{SP+1} \\ & (SP)-2\Rightarrow SP; \ (X_H:X_L)\Rightarrow M_{SP}: M_{SP+1} \\ & (SP)-2\Rightarrow SP; \ (B:A)\Rightarrow M_{SP}: M_{SP+1} \\ & (SP)-1\Rightarrow SP; \ (CCR)\Rightarrow M_{SP} \\ & 1\Rightarrow l; \ (\text{trap vector})\Rightarrow PC \end{split}$ | INH                                                           | 18 tn<br>tn = \$30-\$39<br>or<br>tn = \$40-\$FF                                                 | OVSPSSPSsP                                                   |                                      |
| TST opr16a TST oprx0_xysppc TST oprx9,xysppc TST oprx16,xysppc TST [D,xysppc] TST [oprx16,xysppc] TSTA TSTB  TSXSame as TFR SP,X                                                                                                                                                                                                                                                                                                                                                                                   | Test M; (M)–0  Test A; (A)–0 Test B; (B)–0  Transfer SP to X; (SP)⇒X                                                                                                                                                                                                                                                                                                                                                                                                                                     | EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2]<br>INH<br>INH | F7 hh ll<br>E7 xb<br>E7 xb ff<br>E7 xb ee ff<br>E7 xb ee ff<br>E7 xb<br>E7 xb ee ff<br>97<br>D7 | rPO rPf rPO frPP fIfrPf fIPrPf O                             |                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | , ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                               |                                                                                                 |                                                              |                                      |
| TSYSame as TFR SP,Y                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Transfer SP to Y; (SP)⇒Y                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | INH                                                           | B7 76                                                                                           | P                                                            |                                      |
| TXSSame as TFR X,SP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Transfer X to SP; (X)⇒SP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | INH                                                           | B7 57                                                                                           | P                                                            |                                      |
| TYSSame as TFR Y,SP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Transfer Y to SP; (Y)⇒SP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | INH                                                           | B7 67                                                                                           | P                                                            |                                      |
| WAV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Wait for interrupt; $(SP)-2\Rightarrow SP$<br>$RTN_H:RTN_L\Rightarrow M_{SP}:M_{SP+1}$<br>$(SP)-2\Rightarrow SP; (Y_H:Y_L)\Rightarrow M_{SP}:M_{SP+1}$<br>$(SP)-2\Rightarrow SP; (X_H:X_L)\Rightarrow M_{SP}:M_{SP+1}$<br>$(SP)-2\Rightarrow SP; (B:A)\Rightarrow M_{SP}:M_{SP+1}$<br>$(SP)-1\Rightarrow SP; (CCR)\Rightarrow M_{SP}$<br>Calculate weighted average; sum of                                                                                                                              | INH Special                                                   | 3E                                                                                              | OSSSSSE<br>(before interrupt)<br>fVfPPP<br>(after interrupt) | or or -1-1-1                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | products (SOP) and sum of weights (SOW)* $\sum_{i=1}^{B} S_i F_i \Rightarrow Y:D$ $\sum_{i=1}^{B} F_i \Rightarrow X$                                                                                                                                                                                                                                                                                                                                                                                     |                                                               | 18 3C                                                                                           | Of(frr^ffff)O** SSS+UUUrr^***                                |                                      |
| *Initialize B, X, and Y: B=number of elements; X points at first element in S <sub>i</sub> list; Y points at first element in F <sub>i</sub> list. All S <sub>i</sub> and F <sub>i</sub> elements are 8-bit values.  **The frr^ffff sequence is the loop for one iteration of SOP and SOW accumulation. The ^ denotes a check for pending interrupt requests.  ***Additional cycles caused by an interrupt: SSS is the exit sequence and UUUrr^ is the re-entry sequence. Intermediate values use six stack bytes. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                               |                                                                                                 |                                                              |                                      |
| wavr*                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Resume executing interrupted WAV                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Special                                                       | 3C                                                                                              | UUUrr^ffff(frr^<br>ffff)0**<br>SSS+UUUrr^***                 | ?-?\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ |
| **The frr^ffff sequence is the lo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | *wavr is a pseudoinstruction that recovers intermediate results from the stack rather than initializing them to 0.  **The frr^ffff sequence is the loop for one iteration of SOP and SOW recovery. The ^ denotes a check for pending interrupt requests.  ***These are additional cycles caused by an interrupt: SSS is the exit sequence and UUUrr^ is the re-entry sequence.                                                                                                                           |                                                               |                                                                                                 |                                                              |                                      |
| XGDXSame as EXG D, X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Exchange D with X; (D)⇔(X)                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | INH                                                           | B7 C5                                                                                           | P                                                            |                                      |
| XGDYSame as EXG D, Y                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Exchange D with Y; (D)⇔(Y)                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | INH                                                           | B7 C6                                                                                           | P                                                            |                                      |



#### 1.8.1 Register and Memory Notation

**Table 1-3 Register and Memory Notation** 

| A or a           | Accumulator A                                                          |
|------------------|------------------------------------------------------------------------|
| An               | Bit n of accumulator A                                                 |
| B or b           | Accumulator B                                                          |
| Bn               | Bit n of accumulator B                                                 |
| D or d           | Accumulator D                                                          |
| Dn               | Bit n of accumulator D                                                 |
| X or x           | Index register X                                                       |
| X <sub>H</sub>   | High byte of index register X                                          |
| X <sub>L</sub>   | Low byte of index register X                                           |
| Xn               | Bit n of index register X                                              |
| Y or y           | Index register Y                                                       |
| Y <sub>H</sub>   | High byte of index register Y                                          |
| Y <sub>L</sub>   | Low byte of index register Y                                           |
| Yn               | Bit n of index register Y                                              |
| SP or sp         | Stack pointer                                                          |
| SPn              | Bit n of stack pointer                                                 |
| PC or pc         | Program counter                                                        |
| PC <sub>H</sub>  | High byte of program counter                                           |
| PC <sub>L</sub>  | Low byte of program counter                                            |
| CCR or c         | Condition code register                                                |
| М                | Address of 8-bit memory location                                       |
| Mn               | Bit n of byte at memory location M                                     |
| Rn               | Bit n of the result of an arithmetic or logical operation              |
| In               | Bit n of the intermediate result of an arithmetic or logical operation |
| RTN <sub>H</sub> | High byte of return address                                            |
| RTN <sub>L</sub> | Low byte of return address                                             |
| ()               | Contents of                                                            |

#### 1.8.2 Source Form Notation

The **Source Form** column of the summary in **Table 1-2** gives essential information about assembler source forms. For complete information about writing source files for a particular assembler, refer to the documentation provided by the assembler vendor.

Everything in the **Source Form** column, *except expressions in italic characters*, is literal information which must appear in the assembly source file exactly as shown. The initial 3- to 5-letter mnemonic is always a literal expression. All commas, pound signs (#), parentheses, square brackets ( [ or ] ), plus signs (+), minus signs (-), and the register designation (A, B, D), are literal characters.

The groups of italic characters shown in **Table 1-4** represent variable information to be supplied by the programmer. These groups can include any alphanumeric character or the underscore character, but cannot

include a space or comma. For example, the groups *xysppc* and *oprx0\_xysppc* are both valid, but the two groups *oprx0\_xysppc* are not valid because there is a space between them.

**Table 1-4 Source Form Notation** 

| abc        | Register designator for A, B, or CCR                                                                                                                                                                                                                                                                                                                        |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| abcdxysp   | Register designator for A, B, CCR, D, X, Y, or SP                                                                                                                                                                                                                                                                                                           |
| abd        | Register designator for A, B, or D                                                                                                                                                                                                                                                                                                                          |
| abdxysp    | Register designator for A, B, D, X, Y, or SP                                                                                                                                                                                                                                                                                                                |
| dxysp      | Register designator for D, X, Y, or SP                                                                                                                                                                                                                                                                                                                      |
| msk8       | 8-bit mask value Some assemblers require the # symbol before the mask value.                                                                                                                                                                                                                                                                                |
| opr8i      | 8-bit immediate value                                                                                                                                                                                                                                                                                                                                       |
| opr16i     | 16-bit immediate value                                                                                                                                                                                                                                                                                                                                      |
| opr8a      | 8-bit address value used with direct address mode                                                                                                                                                                                                                                                                                                           |
| opr16a     | 16-bit address value                                                                                                                                                                                                                                                                                                                                        |
| oprx0_xysp | Indexed addressing postbyte code:  oprx3,-xysp — Predecrement X, Y, or SP by 1–8  oprx3,+xysp — Preincrement X, Y, or SP by 1–8  oprx3,xysp- — Postdecrement X, Y, or SP by 1–8  oprx3,xysp+ — Postincrement X, Y, or SP by 1–8  oprx5,xysppc — 5-bit constant offset from X, Y, SP, or PC  abd,xysppc — Accumulator A, B, or D offset from X, Y, SP, or PC |
| oprx3      | Any positive integer from 1 to 8 for pre/post increment/decrement                                                                                                                                                                                                                                                                                           |
| oprx5      | Any integer from –16 to +15                                                                                                                                                                                                                                                                                                                                 |
| oprx9      | Any integer from –256 to +255                                                                                                                                                                                                                                                                                                                               |
| oprx16     | Any integer from -32,768 to +65,535                                                                                                                                                                                                                                                                                                                         |
| page       | 8-bit value for PPAGE register Some assemblers require the # symbol before this value.                                                                                                                                                                                                                                                                      |
| rel8       | Label of branch destination within –256 to +255 locations                                                                                                                                                                                                                                                                                                   |
| rel9       | Label of branch destination within -512 to +511 locations                                                                                                                                                                                                                                                                                                   |
| rel16      | Any label within the 64-Kbyte memory space                                                                                                                                                                                                                                                                                                                  |
| trapnum    | Any 8-bit integer from \$30 to \$39 or from \$40 to \$FF                                                                                                                                                                                                                                                                                                    |
| xysp       | Register designator for X or Y or SP                                                                                                                                                                                                                                                                                                                        |
| xysppc     | Register designator for X or Y or SP or PC                                                                                                                                                                                                                                                                                                                  |



### 1.8.3 Operation Notation

**Table 1-5 Operation Notation** 

| +                 | Add          |
|-------------------|--------------|
| _                 | Subtract     |
| •                 | AND          |
|                   | OR           |
| $\oplus$          | Exclusive OR |
| ×                 | Multiply     |
| ÷                 | Divide       |
| :                 | Concatenate  |
| $\Rightarrow$     | Transfer     |
| $\Leftrightarrow$ | Exchange     |

#### 1.8.4 Address Mode Notation

**Table 1-6 Address Mode Notation** 

| INH      | Inherent; no operands in instruction stream                                                                                                         |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| IMM      | Immediate; operand immediate value in instruction stream                                                                                            |
| DIR      | Direct; operand is lower byte of address from \$0000 to \$00FF                                                                                      |
| EXT      | Operand is a 16-bit address                                                                                                                         |
| REL      | Two's complement relative offset; for branch instructions                                                                                           |
| IDX      | Indexed (no extension bytes); includes: 5-bit constant offset from X, Y, SP or PC Pre/post increment/decrement by 1–8 Accumulator A, B, or D offset |
| IDX1     | 9-bit signed offset from X, Y, SP, or PC; 1 extension byte                                                                                          |
| IDX2     | 16-bit signed offset from X, Y, SP, or PC; 2 extension bytes                                                                                        |
| [IDX2]   | Indexed-indirect; 16-bit offset from X, Y, SP, or PC                                                                                                |
| [D, IDX] | Indexed-indirect; accumulator D offset from X, Y, SP, or PC                                                                                         |



### 1.8.5 Machine Code Notation

In the **Machine Code (Hex)** column of the summary in **Table 1-2**, digits 0–9 and upper case letters A–F represent hexadecimal values. Pairs of lower-case letters represent 8-bit values as shown in **Table 1-7**.

#### **Table 1-7 Machine Code Notation**

| dd | 8-bit direct address from \$0000 to \$00FF; high byte is \$00                                                                                                        |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ee | High byte of a 16-bit constant offset for indexed addressing                                                                                                         |
| eb | Exchange/transfer postbyte                                                                                                                                           |
| ff | Low eight bits of a 9-bit signed constant offset in indexed addressing, or low byte of a 16-bit constant offset in indexed addressing                                |
| hh | High byte of a 16-bit extended address                                                                                                                               |
| ii | 8-bit immediate data value                                                                                                                                           |
| jj | High byte of a 16-bit immediate data value                                                                                                                           |
| kk | Low byte of a 16-bit immediate data value                                                                                                                            |
| lb | Loop primitive (DBNE) postbyte                                                                                                                                       |
| 11 | Low byte of a 16-bit extended address                                                                                                                                |
| mm | 8-bit immediate mask value for bit manipulation instructions; bits that are set indicate bits to be affected                                                         |
| pg | Program page or bank number used in CALL instruction                                                                                                                 |
| qq | High byte of a 16-bit relative offset for long branches                                                                                                              |
| tn | Trap number from \$30 to \$39 or from \$40 to \$FF                                                                                                                   |
| rr | Signed relative offset \$80 (–128) to \$7F (+127) relative to the byte following the relative offset byte, or low byte of a 16-bit relative offset for long branches |
| xb | Indexed addressing postbyte                                                                                                                                          |
|    |                                                                                                                                                                      |



### 1.8.6 Access Detail Notation

A single-letter code in the **Access Detail** column of **Table 1-2** represents a single CPU access cycle. An upper-case letter indicates a 16-bit access.

#### **Table 1-8 Access Detail Notation**

| f | Free cycle. During an f cycle, the CPU does not use the bus. An f cycle is always one cycle of the system bus clock. An f cycle can be used by a queue controller or the background debug system to perform a single-cycle access without disturbing the CPU.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| g | Read PPAGE register. A g cycle is used only in CALL instructions and is not visible on the external bus. Since PPAGE is an internal 8-bit register, a g cycle is never stretched.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| I | Read indirect pointer. Indexed-indirect instructions use the 16-bit indirect pointer from memory to address the instruction operand. An I cycle is a 16-bit read that can be aligned or misaligned. An I cycle is extended to two bus cycles if the MCU is operating with an 8-bit external data bus and the corresponding data is stored in external memory. There can be additional stretching when the address space is assigned to a chip-select circuit programmed for slow memory. An I cycle is also stretched if it corresponds to a misaligned access to a memory that is not designed for single-cycle misaligned access.                                                                                                                                                                                                                                                                                                                                                          |
| i | Read indirect PPAGE value. An $\pm$ cycle is used only in indexed-indirect CALL instructions. The 8-bit PPAGE value for the CALL destination is fetched from an indirect memory location. An $\pm$ cycle is stretched only when controlled by a chip-select circuit that is programmed for slow memory.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| n | Write PPAGE register. An $n$ cycle is used only in CALL and RTC instructions to write the destination value of the PPAGE register and is not visible on the external bus. Since the PPAGE register is an internal 8-bit register, an $n$ cycle is never stretched.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0 | Optional cycle. An $\bigcirc$ cycle adjusts instruction alignment in the instruction queue. An $\bigcirc$ cycle can be a free cycle (£) or a program word access cycle (P). When the first byte of an instruction with an odd number of bytes is misaligned, the $\bigcirc$ cycle becomes a P cycle to maintain queue order. If the first byte is aligned, the $\bigcirc$ cycle is an £ cycle.  The \$18 prebyte for a page-two opcode is treated as a special one-byte instruction. If the prebyte is misaligned, the $\bigcirc$ cycle at the beginning of the instruction becomes a P cycle to maintain queue order. If the prebyte is aligned, the $\bigcirc$ cycle is an £ cycle. If the instruction has an odd number of bytes, it has a second $\bigcirc$ cycle at the end. If the first $\bigcirc$ cycle is an £ cycle (prebyte misaligned), the second $\bigcirc$ cycle is an £ cycle. If the first $\bigcirc$ cycle is an £ cycle (prebyte aligned), the second $\bigcirc$ cycle is |
|   | a P cycle.  An O cycle that becomes a P cycle can be extended to two bus cycles if the MCU is operating with an 8-bit external data bus and the program is stored in external memory. There can be additional stretching when the address space is assigned to a chip-select circuit programmed for slow memory. An O cycle that becomes an £ cycle is never stretched.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Р | Program word access. Program information is fetched as aligned 16-bit words. A P cycle is extended to two bus cycles if the MCU is operating with an 8-bit external data bus and the program is stored externally. There can be additional stretching when the address space is assigned to a chip-select circuit programmed for slow memory.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| r | 8-bit data read. An ${\tt r}$ cycle is stretched only when controlled by a chip-select circuit programmed for slow memory.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| R | 16-bit data read. An $\mathbb R$ cycle is extended to two bus cycles if the MCU is operating with an 8-bit external data bus and the corresponding data is stored in external memory. There can be additional stretching when the address space is assigned to a chip-select circuit programmed for slow memory. An $\mathbb R$ cycle is also stretched if it corresponds to a misaligned access to a memory that is not designed for single-cycle misaligned access.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Ø | Stack 8-bit data. An s cycle is stretched only when controlled by a chip-select circuit programmed for slow memory.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |



### **Table 1-8 Access Detail Notation (Continued)**

| S          | external data bus and the SP is pointing to external memory. There can be additional stretching if the address space is assigned to a chip-select circuit programmed for slow memory. An S cycle is also stretched if it corresponds to a misaligned access to a memory that is not designed for single-cycle misaligned access. The internal RAM is designed to allow single cycle misaligned word access.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| W          | 8-bit data write. A $_{\rm W}$ cycle is stretched only when controlled by a chip-select circuit programmed for slow memory.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| W          | 16-bit data write. A $\overline{w}$ cycle is extended to two bus cycles if the MCU is operating with an 8-bit external data bus and the corresponding data is stored in external memory. There can be additional stretching when the address space is assigned to a chip-select circuit programmed for slow memory. A $\overline{w}$ cycle is also stretched if it corresponds to a misaligned access to a memory that is not designed for single-cycle misaligned access.                                                                                                                                                                                                                                                                                                                                                                                                |
| u          | Unstack 8-bit data. A $\ensuremath{\mathtt{W}}$ cycle is stretched only when controlled by a chip-select circuit programmed for slow memory.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| U          | Unstack 16-bit data. A $\mbox{\sc U}$ cycle is extended to two bus cycles if the MCU is operating with an 8-bit external data bus and the SP is pointing to external memory. There can be additional stretching when the address space is assigned to a chip-select circuit programmed for slow memory. A $\mbox{\sc U}$ cycle is also stretched if it corresponds to a misaligned access to a memory that is not designed for single-cycle misaligned access. The internal RAM is designed to allow single-cycle misaligned word access.                                                                                                                                                                                                                                                                                                                                 |
| V          | 16-bit vector fetch. Vectors are always aligned 16-bit words. A $v$ cycle is extended to two bus cycles if the MCU is operating with an 8-bit external data bus and the program is stored in external memory. There can be additional stretching when the address space is assigned to a chip-select circuit programmed for slow memory.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| t          | 8-bit conditional read. A $\pm$ cycle is either a data read cycle or a free cycle, depending on the data and flow of the REVW instruction. A $\pm$ cycle is stretched only when controlled by a chip-select circuit programmed for slow memory.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Т          | 16-bit conditional read. A T cycle is either a data read cycle or a free cycle, depending on the data and flow of the REV or REVW instruction. A T cycle is extended to two bus cycles if the MCU is operating with an 8-bit external data bus and the corresponding data is stored in external memory. There can be additional stretching when the address space is assigned to a chip-select circuit programmed for slow memory. A T cycle is also stretched if it corresponds to a misaligned access to a memory that is not designed for single-cycle misaligned access.                                                                                                                                                                                                                                                                                              |
| х          | 8-bit conditional write. An $\times$ cycle is either a data write cycle or a free cycle, depending on the data and flow of the REV or REVW instruction. An $\times$ cycle is stretched only when controlled by a chip-select circuit programmed for slow memory.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Special No | tation for Branch Taken/Not Taken                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| PPP/P      | A short branch requires three cycles if taken, one cycle if not taken. Since the instruction consists of a single word containing both an opcode and an 8-bit offset, the not-taken case is simple — the queue advances, another program word fetch is made, and execution continues with the next instruction. The taken case requires that the queue be refilled so that execution can continue at a new address. First, the effective address of the destination is determined, then the CPU performs three program word fetches from that address.                                                                                                                                                                                                                                                                                                                    |
| OPPP/OPO   | A long branch requires four cycles if taken, three cycles if not taken. An $\circ$ cycle is required because all long branches are page two opcodes and thus include the \$18 prebyte. The prebyte is treated as a one-byte instruction. If the prebyte is misaligned, the $\circ$ cycle is a $P$ cycle; if the prebyte is aligned, the $\circ$ cycle is an $f$ cycle. As a result, both the taken and not-taken cases use one $\circ$ cycle for the prebyte. In the not-taken case, the queue must advance so that execution can continue with the next instruction, and another $\circ$ cycle is required to maintain the queue. The taken case requires that the queue be refilled so that execution can continue at a new address. First, the effective address of the destination is determined, then the CPU performs three program word fetches from that address. |



### 1.8.7 Condition Code State Notation

#### **Table 1-9 Condition Code State Notation**

| _            | Not changed by operation                                   |
|--------------|------------------------------------------------------------|
| 0            | Cleared by operation                                       |
| 1            | Set by operation                                           |
| Δ            | Set or cleared by operation                                |
| $\downarrow$ | May be cleared or remain set, but not set by operation     |
| $\uparrow$   | May be set or remain cleared, but not cleared by operation |
| ?            | May be changed by operation but final state not defined    |
| !            | Used for a special purpose                                 |