#### **BUG REPORT**

# By Amogh Sakdeo, Radhika Sakhare, Parth Bhogate

# Bug 1 (data\_defs\_bug1.vp) Not taken branch behaving like a taken branch

The above bug is found in the controller block of the LC3 DUT. For a branch instruction appearing at the Instruction Dout (opcode: 4'b0000), the enable fetch and enable update PC signals go low, followed by enable decode going low in the next clock cycle and enable execute and writeback going low in the following clock cycle. For a not-taken branch, enable fetch and enable update PC then go high in the next clock cycle and others follow in the next cycles. If a branch is taken, it is detected at the execute stage and enable Update PC immediately goes high for the taken address. In this particular bug, for a not taken branch enable update PC goes high when the Instruction is in the execute stage hence staying low for only two clock cycles rather than staying low for three clock cycles.



### Bug 2 (data\_defs\_bug2.vp) Branch acting like a Jump checking for dependency IR[8:6]

Bug 2 is found in controller block of the LC3 DUT. When a branch instruction is encountered at IR, there is no need to check for the bypass ALU signals since branch checks the value of previous register being worked upon and decides whether the Branch is taken or not. However in this particular bug, Bypass ALU1 goes high at times and it is not expected. It can be seen that Branch is behaving like a Jump and whenever IR[8:6] matches with IR\_Exec[11:9] bypass ALU1 goes high implying that it is checking for a condition of destination followed by source register so that it can take the value from the Bypass of Execute stage. Instruction sequence: 16'h5000 followed by 16'h0400 can help detect.



#### Bug 3(data\_defs\_bug3.vp) Wrong Enable signal sequences for Control Instruction

This bug is in the controller block of the DUT. For a control instruction appearing at Instr\_dout enable fetch and update Pc go low, in the next clock cycle enable decode goes low and in the next clock cycle enable execute and writeback go low. In the following clock cycle all the enables start going high one by one. If it is a taken branch or a jmp enable goes high one clock cycle early (in the execute stage). However for this bug, when a first control instruction appears and is a taken one enable fetch also goes high along with enable update PC after 2 clock cycles. Because of which next instruction appears on the instr\_dout and we don't see br\_taken flag going high. All the other enables start becoming high in sequence after fetch becomes high in different clock cycles. Also enable writeback when it goes low is stuck at 0 until it encounters a next control instruction at the instr\_dout. For a second control instruction enable fetch and update PC go low asynchronously and stay low only for one clock cycle, and other enable signals keep following the same behaviour in successive clock cycles in sequence. Since Enable fetch goes high so soon, instr\_dout value changes early and the DUT does not compute Br\_taken flag. These two sequences are then alternated for the further control instructions.





# Bug 4 (data\_defs\_bug4.vp) Bypass ALU2 and Bypass mem2 values interchanged

This bug is found in the Execute block of LC3 DUT. When Bypass ALU1 or Bypass ALU2 is high, the values ALUout and PCout should be calculated from VSR1 or VSR2 respectively since they reflect the values from the ALU bypasses. Similarly when Bypass mem1 or bypass mem2 is high, ALUout and PCout should be calculated from the mem\_bypass\_val since it reflects the value from mem bypass. However in this particular case when Bypass ALU2 is high, value from Mem\_bypass\_val is being taken for calculating ALUout and PCout. Similarly, when Mem\_bypass 2 is high, the value of previous ALUout is taken implying that it is acting like ALU bypass 2. Instruction sequence 16'h50c0 followed by 16'h1ab0 will help us detect this bug. The following waveforms show the two conditions that have been mentioned for this bug

|                                           |          |           | 17       |          |          |            |          |          |            |                       | <u> </u>    |
|-------------------------------------------|----------|-----------|----------|----------|----------|------------|----------|----------|------------|-----------------------|-------------|
| <u> </u>                                  | Msgs     |           |          |          |          |            |          |          |            |                       | k}          |
| /Top/execute_Interface/reset              | 1'h0     |           |          |          |          |            |          |          |            |                       |             |
| ■ 4 /Top/execute_Interface/E_Control      | 6'h11    | 6h01      | 6'h20    | 6108     | 6'h00    |            |          | 6'h11    |            | 6'h06                 | 6'h10 (6'h  |
| ■ 4 /Top/execute_Interface/npc            | 16'h0398 | 16'h0392  | 16'h0393 | 16'h0394 | 16'h0395 |            | 16'h0396 | 16'h0397 | 16'h0398   | 16'h03 <b>9</b> 9     | 16 h039a 16 |
| <b>□-</b>                                 | 2'h0     | 2 h0      |          | 2h1      | 2'h0     |            |          |          |            | 2'h2                  | z'ha        |
| //op/execute_Interface/Mem_Control_in     | 1'h0     |           |          |          |          |            |          |          |            |                       |             |
| 4 /Top/execute_Interface/clock            | 1'h1     |           |          |          |          |            |          |          |            |                       |             |
| //op/execute_interface/enable_execute     | 1'h1     |           |          |          |          |            |          |          |            |                       |             |
| ■ 4 /Top/execute_Interface/IR             | 16'h5445 | 16'h1f82  | 16'h9f3f | 16'h6128 | 16'h126e |            | 16'h123a | 16'h55c1 | 16'h5445   | 16'he53d              | 16 h5d2e 16 |
| ₽-∮ /Top/execute_Interface/VSR1           | 16'h7120 | 16'hfc84  | 16'h0006 |          | 16'h6676 |            | 16'h7126 | 16'hfff9 | 16'h7120   | 16'h0006              | 16          |
| ■ 4 /Top/execute_Interface/VSR2           | 16'h0004 | 16'hfc80  | 16'h0473 | 16'h037f | 16'h0311 |            | 16'hfc80 | 16'h6684 | 16'h0004   | 16'h7126              | 16h0311 16  |
| // Top/execute_Interface/bypass_mem_1     | 1'h0     |           |          |          |          |            |          |          |            |                       |             |
| // Top/execute_Interface/bypass_mem_2     | 1'h0     |           |          |          |          |            |          |          |            |                       |             |
| // /Top/execute_interface/bypass_alu_1    | 1'h0     |           |          |          |          |            |          |          |            |                       |             |
| // /Top/execute Interface/bypass alu 2    | 1'h0     |           |          |          |          |            |          |          |            |                       |             |
| ■ 4 /Top/execute_Interface/Mem_Bypass_Val | 16'h8016 | 16'hd444  | 16'h1385 | 16†r7de1 |          | 16'h7126   | 16h0083  | 16'h8016 | (16'hff11  | 16 <sup>th</sup> 7a87 | 16'hbf86    |
| <u>→</u> /Top/execute_Interface/aluout    | 16'h8010 | 16'h0311  | 16'hff91 | 16'hfff9 | 16'hffee |            | 16'h6684 | 16'h7120 | 16'h8010   | 16'h0000              | 16h02d5 16  |
| ₽ ♦ /Top/execute_Interface/check_aluout   | 16'h7120 | (16'hff91 | 16hff9   | 16hffee  |          | 16°h6684   | 16h7120  |          | 16/h0000   | 16h02d5               | (16 h0006   |
| ₽ // Top/execute_Interface/pcout          | 16'h8010 | 16'h0311  | 16'hff91 | 16'hfff9 | 16'hffee |            | 16'h6684 | 16'h7120 | 16'h8010   | 16'h00@0              | 16h02d5 16  |
| ◆ /Top/execute_Interface/check_pcout      | 16'h7120 | (16'hff91 | 16 hfff9 | 16 hffee |          | ) 16'h6684 | 16 h7120 |          | ) 16 h0000 | 16 h02d5              | 15 h0006    |
| ■ 4 /Top/execute_Interface/W_Control_out  | 2'h0     | 2 h2      | 2'h0     |          | 2'h1     |            | 2 h0     |          |            |                       | 2'h2 21     |
| // Top/execute_Interface/Mem_Control_out  | 1'h0     |           |          |          |          |            |          |          |            |                       |             |
| ₽ 4 /Top/execute_interface/sr1            | 3'h1     | 3116      | 3'h4     |          | 3'h1     |            | 3h0      | 3'h7     | 3h1        | 3'h4                  | 31          |
| ■ 4 /Top/execute_Interface/sr2            | 3'h5     | 3 ft 2    | 31h7     | 3°h0     | 3'h6     |            | 31h2     | 3'h1     | 31h5       | 3'h0                  | 3'h6 31     |
| ₽-∮ /Top/execute_Interface/dr             | 3'h2     | 3 h6      | 3'h7     |          | 3'h0     |            | 3h1      |          | 3 h2       |                       | 31          |
| ● 4 /Top/execute_Interface/M_Data         | 16'h7120 | 16'h037f  | 16'hfc80 | 16'h0473 | 16'h037f |            | 16'h0311 | 16'hfc80 | 16'h7120   | 16'h0004              | 16h7126 16  |
| ■ 🀓 /Top/execute_Interface/NZP            | 3'h0     | 3h0       |          |          |          |            |          |          |            |                       |             |
| ■ 4 /Top/execute Interface/IR Exec        | 16'h55c1 | 16'bed81  | 16/11/02 | 161/9/31 | 16'h6128 |            | 16'h126e | 16'h123a | 16/55/1    | 16/55445              | 16he53d 16  |



#### Bug 5 (data\_defs\_bug5.vp) Z flag of NZP status register stuck at 0

This bug has been found in the execute block of the LC3 DUT. For a branch, everytime the NZP is calculated based on the value of Instruction register. IR[11:9] has the value of NZP associated with the branch instruction. For a JMP instruction the value of NZP is 3'b111, the DUT models this behaviour. For rest of the instructions, the value of NZP is 3'b000 which is also being modelled by the DUT. However for a branch instruction with IR[11:9] as 3'b010, 3'b000 is getting modelled by the DUT while for rest of the flags (3'b001, 3'b100), DUT works as expected. Thus NZP[1] is stuck at 0 implying that the zero flag of NZP is stuck at 0.

