## CS 232- Lab5 VTUNES CHAMPSIM

Parth Pujari, Anish A. Kulkarni, Ramswroop Rathi

IIT Bombay

April 2023

## Table of Contents

VTunes

2 Champsim

### **Performance Snapshot**

• IPC: 0.07

• Bad Speculation : 0.1% of pipelined slots

• Logic Core Utilisation: 7.804 out of 8

| Elapsed Time : 3                                                                                                                   | 1.774s                                                                                                                                                                                                                        |  |
|------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| IPC 0:                                                                                                                             | 0.070 №                                                                                                                                                                                                                       |  |
| SP GFLOPS ©:                                                                                                                       | 0.000                                                                                                                                                                                                                         |  |
| DP GFLOPS 0:                                                                                                                       | 0.539                                                                                                                                                                                                                         |  |
| x87 GFLOPS ©:                                                                                                                      |                                                                                                                                                                                                                               |  |
| Average CPU Frequer                                                                                                                | cy 0: 4.0 GHz                                                                                                                                                                                                                 |  |
| <ul><li>Logical Core Utili</li></ul>                                                                                               | zation <sup>0</sup> : 97.6% (7.804 out of 8)                                                                                                                                                                                  |  |
| Microsrobitostuu                                                                                                                   |                                                                                                                                                                                                                               |  |
| ⊘ Microarchitectur                                                                                                                 | e Usage <sup>®</sup> : 3.5% <sup>№</sup> of Pipeline Slots                                                                                                                                                                    |  |
|                                                                                                                                    | e Usage ©: 3.5% № of Pipeline Slots : 90.4% № of Pipeline Slots                                                                                                                                                               |  |
| Memory Bound                                                                                                                       |                                                                                                                                                                                                                               |  |
| Memory Bound     Memory Bound     Vectorization                                                                                    | : 90.4% ▶ of Pipeline Slots                                                                                                                                                                                                   |  |
| <ul> <li>Memory Bound <sup>□</sup></li> <li>Vectorization <sup>□</sup>: (         <ul> <li>Instruction Misc</li> </ul> </li> </ul> | : 90.4% ₹ of Pipeline Slots                                                                                                                                                                                                   |  |
| <ul> <li>Memory Bound</li> <li>Vectorization : (</li> <li>Instruction Misc</li> <li>SPFLOPs ©:</li> </ul>                          | : 90.4% № of Pipeline Slots  0.0% № of Packed FP Operations  0.0% of uOps 24.5% of uOps                                                                                                                                       |  |
| Memory Bound     Vectorization : (                                                                                                 | : 90.4% № of Pipeline Slots  1.0% № of Packed FP Operations  0.0% of uOps 24.5% of uOps                                                                                                                                       |  |
| Memory Bound      Vectorization : (                                                                                                | .90.4% Nof Pipeline Slots  .0% Nof Packed FP Operations  .0% of uOps 24.5% of uOps 0.0% from DFP                                                                                                                              |  |
| Memory Bound      Vectorization : (                                                                                                | 90.4% Nof Pipeline Slots  1.0% Nof Packed FP Operations  0.0% of vlogs 0.0% from DFPP 1000% Nome DFPP                                                                                                                         |  |
| Memory Bound     Vectorization %:     instruction Mic.     is SP FLOPA %:                                                          | 90.4% ₹ of Pipeline Slots  0.0% ₹ of Packed FP Operations  0.0% ≈ of Packed FP Operations  0.0% ≈ of uOps  24.5% ≈ of uOps  0.0% ≈ of uOps  0.0% ≈ of uOps  0.0% ≈ of uOps  10.0% ≈ of uOps  10.0% ≈ of uOps  10.0% ≈ of uOps |  |

### **Hotspot Detection**

Hotspot Function : Multiply1

CPU Time : 100%



### **Memory Access Analysis**

L1 Bound : 0.0%

L2 Bound : 0.7%

LLC Bound : 92.3%

```
Elapsed Time : 33.162s
   CPU Time @:
                           256.047s
89.8% of Pipeline Slots
      L1 Round @:
                               0.8%
                                      of Clockticks
      L2 Bound @:
                               0.0%
                                      of Clockticks
     L3 Bound @:
                               0.7%
                                      of Clockticks
   DRAM Bound ①:
                              92.3% <sup>▶</sup> of Clockticks
      Store Bound @:
                                      of Clockticks
                     17.468.197.254
   Loads:
   Stores:
                      8,793,354,169
   LLC Miss Count @.
                      7.085.541.972
   Total Thread Count:
                                 10
   Paused Time @:
                                 Os
```

### Microarchitecture exploration

Instructions retired: 69,729,600,000

Average CPU Frequency: 4.0GHz

• Effective Logic Core Utilization: 7.780/8





- In the hotspots we saw that my\_strlen takes most amount of time
- Hence we first tried to optimize my\_strlen
- We are accessing memory byte by byte to find null character
- We can speed up the process by fetching 8 bytes at a time from memory using unsigned long long int



- We saw a three times increase after optimising my\_strlen
- But still it is the major hotspot, so we check all places where it is called
- We discovered that in Decrypt it was calling my\_strlen inside a loop with same argument
- We optimised this by calling it just once outside the loop and storing it as variable



- Now the hotspot is in the Decrypt function.
- The main contributing factors seems to be towards the end of the loop
- So we make two modifications, turn the two loops into a single loop and instead of taking % we simply keep track of the proper index at all times.
- Also at the start of the loop key[p] is copied into a fresh structure key\_attr, this takes unnecessary time by calling copy constructor
- So instead we just access key[p] directly



#### The handle\_fill() function

- This function is called when a new fill comes from a lower level cache in response to a request sent by the current cache.
- First, a victim is found in the corresponding set to be removed.
- If this victim line is dirty, i.e., it has been written to directly in the cache, a write-back request is sent.
- Writeback request is necessary because the line currently stores updated data which is not present in the lower caches.
- Note that if there is not enough space for the write-back request in the lower level cache queue we need to stall.
- If the victim is not dirty it is replaced by the mew fill

#### Fill Level

• Fill\_level of a cache is a level associated with each cache, and this field in the packets stores which cache to fetch the data to.

| Cache Level | L1 | L2 | LLC | DRAM |
|-------------|----|----|-----|------|
| Fill_level  | 1  | 2  | 4   | 16   |

• If the fill level of the packet is less than the fill level of the current cache then the data is forwarded to the next higher level cache.

### Set and Way

- Finding a set from address is really easy, in cache.cc there is a function get\_set for the same.
- In get\_set, we take last log2(NUM\_SET) bits of address and get the corresponding set.
- For way, if it is a hit then way is the corresponding location of the hit.
- If it is a miss, request is sent to lower cache for the data.
- After this data arrives we call replacement policy function for the respective cache to decide which victim to eject and insert the received data.

#### return data

- The return\_data returns data from a lower cache to a higher cache in response to a data request
- First check\_mshr function is called to check if MSHR still contains the request.
- Then the data is stored in MSHR.data(for the corresponding index) and MSHR.returned is set to COMPLETED. This data is later copied into the cache in cache\_fill.
- Next, update\_fill\_cycle is called to find the next index from MSHR to be called.

# Cache Replacement Policies

### **Least Frequently Used**

Implemented by keeping track of the number of times an address got a hit.

# Cache Replacement Policies

#### First in First Out

Implemented by keeping a queue and removing the end of the queue which was inserted first.

# Cache Replacement Policies

#### Random Replacement

Implemented by choosing a random way in the given set from a uniform distribution in case of a miss.





#### LLC Miss rate versus Number of Ways for cactus



#### LLC Miss rate versus Number of Ways for gcc











### Inferences

- We see that LFU is clearly the best policy. Random is at second place followed by a LRU and FIFO.
- LFU's win can be explained by the fact that it has good memory. For example if a certain address was used a lot of times in past and hasn't been used in a while LFU will remember it but other policies will not.
- FIFO and LRU are bad because they may kick out memory addresses used with high frequency for more recent low frequency addresses.
- Random is in middle because it doesn't have a preference and the high frequency addresses have a chance of staying

### Fixed Offset Prefetchers

- Generalization of next line prefetchers
- Prefetch X+1 in case of an L2 miss for X or has been prefetched into L2 but not fetched by L1
- Offset prefetchers fetch a line at a fixed offset from X



Figure 1: The BO prefetcher

- The aim is to find the best possible offset to prefetch from
- Keep a current offset O
- Keep a recent requests table
- Store a list of offsets  $(O_i)$  to choose from, each with a score
- The following happens in what is called a learning phase
- A round begins, set i to 0
- For every L2 miss or prefetched hit X, we check if X- O<sub>i</sub> is in the RR table
- If so, increase the score of  $O_i$ , else don't and store X after a delay
- If Y is prefetched, store Y-O in RR table
- If score reaches Score MAX or rounds reach Round MAX at the end of a round, a phase ends







## Best Offset Prefetchers: Conclusion and Optimizations

### We concluded the following:

- The optimal value for SCORE\_MAX is 40 and that of ROUND\_MAX is 50.
- We tried searching for all X-O<sub>i</sub>s (for all 'i's in one round instead of just 1). However, this resulted in a decrease in IPC.