# Design and Implementation of Level Triggered D Flip Flop

Parthiv Kamath CS, Bangalore Institute of Technology, Bangalore Jan 31,2022

### **ABSTRACT**

The most important memory element in a sequential logic circuit is Flip-Flop. A flip flop is a bistable multivibrator which has two stable states. It can have one or more inputs, which helps the device to flip and flop between the possible output states. It can store one bit of data either 0 or a 1. They are classified as SR Flip-Flop, D Flip-Flop, JK Flip-Flop and T Flip-Flop. These flip flops are used in building registers and counters. The proposed paper shows the implementation of level triggered D Flip-Flop using CMOS with 130nm SkyWater technology.

## **CIRCUIT DETAILS**

invalid state is undesirable. To avoid this condition, a not gate is placed between the S and R inputs. The result is SR flip flop is converted into a D flip-flop (data flip-flop or delay flip-flop). Here, the data is fed at the D input. The circuit consists of 3 PMOS and 3 NMOS transistors. When CLK=1 and D=0 ,VGS for M1 is +ve and hence M1 is on which in turn short circuits the source and drain terminals of M1. As a result, source of M1 will be at 0 level and gate of M2 will be at 5V as CLK=1 due to which VGS for M2 is +ve thereby M2 will be in off state. Hence input to CMOS inverter consisting of M3 and M4 is 0, therefore M3 will be in on state and M4 will be in off state thereby Qbar=1. This in turn turns off M5 and turns on M6, hence final output Q = 0. Similarly

circuit can be verified for other combinations.

In an SR flip flop, the condition S=R=1 generating

#### CIRCUIT DIAGRAM



Fig-1: Reference Circuit Diagram

#### WAVEFORMS



Fig-2: Reference Waveforms

# REFERENCE

For Waveforms:

https://ranger.uta.edu/~carroll/cse2341/fall98/chapter6/sld019.htm