Patrick Hoey Advanced Digital Systems EECE.5500 Final Project Report

#### CPE CPU - A RISC-V Soft Core

### **System Overview**

The CPE CPU is a soft core CPU implementing the RISC-V RV32I instruction set. The RV32I ISA is a fully open source instruction set that is considered the baseline for all RISC-V implementations, and compilation for this ISA is fully supported by GNU's gcc and the associated linking and assembly tools.

It was designed completely hierarchically with a high focus on readability, and it's main purpose was for me to develop a better understanding of Computer Architecture. The processor is a single cycle design and it does not implement any sort of pipe-lining. The memory interface for both the instruction and data memory is a simple 32-bit interface with some control lines to select the read and write method (byte, half word, full word). The micro architecture was implemented based on the design within Patterson and Hennessy's Computer Architecture and Design with some modifications to support the full RV32I ISA.

The RV32I ISA is fully specified within this document: RISC-V Specification

This site offers valuable examples of using the ISA alongside the instruction format for each instruction: Examples and Instruction Explanations

# **CPE CPU Micro Architecture**



#### **CPE CPU**

```
clk w i
                                            wire [31:0]
                      mem data in w o
res w i h
                                            wire [31:0]
                      mem addr in w o
instr_w_i
                              instr w o
                                            wire [31:0]
mem data w i
                        mem wr w o h
                                            wire
                        mem rd w o h
                                            wire
                 mem wr byte sel w o
                                            wire [1:0]
                                            wire [1:0]
                  mem rd byte sel w o
```

cpe\_cpu.v

The focus here was by no means to be efficient. This is a single cycle processor, it's far from efficient. The goal was simplicity. The interface wires are relatively straight forward. The reset is asynchronous high. The outputs are responsible for selecting the proper instruction from the memory, for determining whether a read or write should occur to the data memory, and determine what the method of the read or write should be as well (Byte, Half Word, Word). The only other signal that may need clarification is instr\_w\_o, which is the program counters output (IE: what memory address to read from the instruction memory).

# Sub Module – ALU

```
wire [31:0] — a_data_w_i alu_res_w_o — wire [31:0] wire [3:0] — alu_control_w_i alu_control_w_i addi_sub_flag_w_i store_force_add_flag_w_i branch_force_add_flag_w_i
```

alu.v

The ALU is capable of performing all of the basic arithmetic operations on the systems. The A input can come from either register output 1, or from the program counter, and the B input can either come from register output 2 or the immediate generator.

addi\_sub\_flag\_w\_i forces an add even when were adding an immediate (ADDI allowed negative control bits on the standard ALU control bits). store\_force\_add\_flag\_w\_i forces the ALU to add so that it can calculate the proper memory address. Again due to competing control lines. branch\_force\_add\_flag\_w\_i forces the ALU to, you guessed it, add again. I need to calculate the memory and these all have different control signals that contradict one another based upon the different instruction types.

## **Sub Module – Compare Generator**



cmp\_gen.v

This module simply compares the outputs of register out 1 and register out 2 and gives you some comparison flags based upon them. These flags control branch instructions later.

**Sub Module – Conditional Branch Control** 

```
wire [2:0] — funct_3_w_i cond_branch_w_o_h — wire wire — gteu_w_i_h gtes_w_i_h wire — ltu_w_i_h lts_w_i_h wire — cmp_branch_w_i_h
```

cond\_branch\_control.v

This module determines based upon the instruction in and the compare flags from cmp\_gen whether or not a branch should be taken. This alongside the control registers that MUX of the PC input determine the branch result.

#### Sub Module - Control



control.v

This module takes in the op code and sets the relative control signals to the expected values. Alongside the conditional branch control this determines what path the signals take throughout the chip. It controls things like the mux lines, the memory control signals, and the memory word selects (for Byte, Half Word, and Word reads and writes). It also enables or disables the branch at the top level based on the opcode.

#### **Sub Module – Immediate Generator**



imm\_gen.v

This module takes the instruction input and based upon the opp code and function values it will generate the appropriate immediate. Note the gray block is simply the parameter used as internal defines.





The program counter simply counts based upon the selected input. This will just be PC + 4 if you're not branching, and if you are branching the result will be dependent upon the instruction.

#### **Sub Module – Register Page**

```
wire — clk_w_i rd_data_1_w_o wire [31:0]
wire [4:0] — res_w_i_h rd_data_2_w_o
wire [4:0] — rd_reg_1_w_i
wire [4:0] — wr_reg_w_i
wire [31:0] — wr_data_w_i
wire — reg_wr_flag_w_i
```

registers.v

The register page updates the registers based upon the write value and write address every clock cycle. It will output the selected outputs 1 and 2 as soon as the internal combinatorial logic allows as well. The register page contains 32, 32-bit registers. Register 0 will always be zero, even if written to.

## **Testing**

Test development was done on Linux using Icarus Verilog alongside Make. GTKWave was used for the waveform viewer. Sub modules are self checking, but at the top level I model the memory and check results by hand. The instruction list can be seen within the ISA Breakdown spreadsheet within the notes folder.

**Testing - Required Packages** 

```
# This tool draws the pretty block diagrams :)
pip3 install --upgrade symbolator
```

**Testing - Running Tests** 

```
cd CPE_CPU/sim/rtl_sim/
# Target names listed below
make TARGET_NAME
# If you want to run the whole suit regressively and search for errors run this
make all|grep errors
# Or this to store to a file
make all >> test_res.dat
```

#### **Testing - Test Targets**

- all runs all tests repressively
- cpe\_cpu runs the top level module and must be checked by hand
- alu
- cmp\_gen
- control
- imm\_gen
- pc
- registers
- cond\_branch\_control

It should be noted that all of the above targets can be appended with \_wave to view the .vcd output of the test benches with the exception of the target all.

**Testing - Sub Module Test Results** 

```
Natrick@patrick-desktop -/ws/school/advanced_digital_systems/CPE-CPU/sim/rtl_sim (master) $ make all iverilog -o alu.tb alu_tb.v ../../rtl/verilog/alu.v vvp alu.tb VCD info: dumpfile alu.vcd opened for output.

310002 ns: finished with 0 errors over 10000 trials iverilog -o cmp_gen.tb cmp_gen_tb.v ../../rtl/verilog/cmp_gen.v vvp cmp_gen.tb CCD info: dumpfile cmp_gen.vcd opened for output.

60002 ns: finished with 0 errors over 10000 trials iverilog -o control.tb control_tb.v ../../rtl/verilog/control.v vvp control.tb
VCD info: dumpfile control.vcd opened for output.

11 ns: finished with 0 errors iverilog -o imm_gen.tb imm_gen_tb.v ../../rtl/verilog/imm_gen.v vvp imm_gen.tb
VCD info: dumpfile imm_gen.vcd opened for output.

160009 ns: finished with 0 errors over 10000 trials iverilog -o pc.tb pc_tb.v ../../rtl/verilog/pc.v vvp pc.tb
VCD info: dumpfile pc.vcd opened for output.

20029 ns: finished with 0 errors over 10000 trials iverilog -o registers.tb registers_tb.v ../../rtl/verilog/registers.v vvp registers.tb
VCD info: dumpfile registers_vcd opened for output.

60030 ns: finished with 0 errors over 10000 trials iverilog -o cond_branch_control.tb cond_branch_control_tb.v ../../rtl/verilog/cond_branch_control.v vvp cond_branch_control.tb cond_branch_control.vcd opened for output.

10000 trials iverilog -o cond_branch_control.vcd opened for output.
```

All sub modules pass without error.

# **CPE CPU Test Vectors and Expected Results**

| I – Non Load Tests    | Cycle | Expected          | Pass/Fail | Result     |
|-----------------------|-------|-------------------|-----------|------------|
| ADDI 0x1, 0x0, 1      | _     | R1 = 1            | Р         | 1          |
| ADDI 0x2, 0x1, 1      | 2     | R2 = 2            | Р         | 2          |
| ADDI 0x3, 0x2, 2      | 3     | R3 = 4            | Р         | 4          |
| ADDI 0x4, 0x3, -5     | 4     | R4 = -1           | Р         | -1         |
| SLTI 0x5, 0x1, 2      |       | R5 = 1            | Р         | 1          |
| SLTI 0x5, 0x1, -1     |       | R6 = 0            | Р         | 0          |
| SLTIU 0x7, 0x1, 0     |       | R7 = 0            | Р         | 0          |
| SLTIU 0x8, 0x1, -1    |       | R8 = 1            | Р         | 1          |
| XORI 0x9, 0x1, 2      |       | R9 = 3            | Р         | 3          |
| XORI 0xA, 0x1, 1      |       | R10 = 0           | Р         | 0          |
| QRI 0xB, 0x1, 1       |       | R11 = 1           | Р         | 1          |
| OR 0xC, 0x1, 6        |       | R12 = 7           | Р         | 7          |
| SLLI 0xD, 0x1, 1      |       | R13 = 2           | Р         | 2          |
| SRLI 0xE, 0x1, 1      |       | R14 = 0           | P         | 0          |
| SRLI 0xF, 0x2, 1      |       | R15 = 1           | P         | 1          |
| SRAI 0x10, 0x1, 1     |       | R16 = 0           | P         | 0          |
| SRAI 0x11, 0x2, 1     |       | R17 = 1           | P         | 1          |
| SRAI 0x12, 0x4, 1     |       | R18 = -1          | P         | -1         |
| ANDI 0x13, 0x1, 1     |       | R19 = 1           | P         | 1          |
| ANDI 0x14, 0x1, 0     |       | R20 = 0           | P         | 0          |
| ANDI 0x15, 0x1, 0xFFF |       | R21 = 1           | P         | 1          |
| THE ONIO, ONI, ONIT   |       | 1122 2            | Pass      | _          |
| R Type Tests          | Cycle | Expected          | Pass/Fail | Result     |
| ADD 22, 1, 0          |       | R22 = 1           | P         | 1          |
| ADD 23, 4, 0          |       | R23 = -1          | P         | -1         |
| SUB 24, 1, 0          |       | R24 = 1           | P         | 1          |
| SUB 25, 0, 1          |       | R25 = -1          | P         | -1         |
| SUB 26, 3, 1          |       | R26 = 3           | P         | 3          |
| SLL 27, 1, 1          |       | R27 = 2           | P         | 2          |
| SLL 28, 1, 0          |       | R28 = 1           | P         | 1          |
| SLL 29, 2, 3          |       | R29 = 32          | P         | 32         |
| SLT 30, 1, 0          |       | R30 = 0           | P         | 0          |
| SLT 31, 0, 1          |       | R31 = 1           | P         | 1          |
| SLT 22, 4, 0          |       | R22 = 1           | P         | 1          |
| SLT 23, 4, 2          |       | R23 = 1           | P         | 1          |
| SLTU 24, 1, 0         |       | R24 = 0           | P         | 0          |
| SLTU 25, 0, 1         |       | R25 =1            | P         | 1          |
| SLTU 26, 4, 0         |       | R26 = 0           | P         | 0          |
| XOR 27, 0, 3          |       | R27 = 4           | P         | 4          |
| XOR 28, 1, 3          |       | R28 = 5           | P         | 5          |
| SRL 29, 1, 0          |       | R29 = 1           | P         | 1          |
| SRL 30, 2, 1          |       | R30 = 1           | P         | 1          |
| SRL 31, 4, 1          |       | R31 = 0x7FFF FFFF | P         | 2147483647 |
| SRA 22, 1, 0          |       | R22 = 1           | P         | 1          |
| SRA 23, 2, 1          |       | R23 = 1           | P         | 1          |
| SRA 24, 4, 1          |       | R24 = -1          | P         | -1         |
| OR 25, 1, 0           |       | R25 = 1           | P         | 1          |
| OR 26, 2, 1           |       | R26 = 3           | P         | 3          |
| OR 27, 1, 1           |       | R27 = 1           | P         | 1          |
| AND 28, 1, 1          |       | R28 = 1           | P         | 1          |
| AND 29, 1, 0          |       | R29 = 0           | P         | ō          |
| AND 30, 1, 9          |       | R30 = 1           | P         | 1          |
|                       | 30    |                   | Pass      |            |
|                       |       |                   | . 400     |            |

| S Type Tests        | Cycle | Expected                           | Pass/Fail    | Result    |                    |         |       |
|---------------------|-------|------------------------------------|--------------|-----------|--------------------|---------|-------|
| SB 1, 0(rs0)        | 0,0.0 | 51 WR SEL 00, DATA = 1, ADDR = 0   |              | Cycle:    | 51 Wr Sel:00 Data: | 1 Addr: | 0     |
| SB , 1(rs0)         |       | 52 WR SEL 00, DATA = 1, ADDR = 1   |              | Cycle:    | 52 Wr Sel:00 Data: | 1 Addr: | 1     |
| SB 1, 2(rs0)        |       | 53 WR SEL 00, DATA = 1, ADDR = 2   |              | Cycle:    | 53 Wr Sel:00 Data: | 0 Addr: | 2     |
| SB 1, 3(rs0)        |       | 54 WR SEL 00, DATA = 1, ADDR = 3   |              | Cycle:    | 54 Wr Sel:00 Data: | 0 Addr: | 3     |
| SH 1, 0(rs0)        |       | 55 WR SEL=01, DATA = 1, ADDR = 0   |              | Cycle:    | 55 Wr Sel:01 Data: | 1 Addr: | 0     |
| SH 1,1(rs0)         |       | 56 WR SEL=01, DATA = 1, ADDR = 2   |              | Cycle:    | 56 Wr Sel:01 Data: | 1 Addr: | 2     |
| SH 1,0(rs0)         |       | 57 WR SEL 10, DATA = 1, ADDR = 0   |              | Cycle:    | 57 Wr Sel:10 Data: | 1 Addr: | 0     |
|                     |       |                                    | Pass         | ,         |                    |         |       |
| I - Load Tests      | Cycle | Expected                           | Pass/Fail    | Result    |                    |         |       |
| LB 26, 0(rs0)       |       | 58 WR SEL 00, R26 = 1              | Р            | Cycle:    | 58 Wr Sel:00 Data: | 1 Addr: | 0     |
| LB 27, 1(rs0)       |       | 59 WR SEL 00, R27 = 1              | P            | Cycle:    | 59 Wr Sel:00 Data: | 1 Addr: | 1     |
| LB 28, 2(rs0)       |       | 60 WR SEL 00, R28 = 1              | Р            | Cycle:    | 60 Wr Sel:00 Data: | 1 Addr: | 2     |
| LB 29, 3(rs0)       |       | 61 WR SEL 00, R29 = 1              | P            | Cycle:    | 61 Wr Sel:00 Data: | 1 Addr: | 3     |
| LH 30, 0(rx0)       |       | 62 WR SEL 01, R30 = 1              | Р            | Cycle:    | 62 Wr Sel:01 Data: | 1 Addr: | 0     |
| LH 31, 2(rx0)       |       | 63 WR_SEL 01, R31 = 1              | P            | Cycle:    | 63 Wr Sel:01 Data: | 1 Addr: | 2     |
| LW 22, 0(rx0)       |       | 64 WR SEL 10, R30 = 1              | Р            | Cycle:    | 64 Wr Sel:10 Data: | 1 Addr: | 0     |
|                     |       |                                    | Pass         |           | 00200              | 500-    |       |
| B Type Tests        | Cycle | Expected                           | Pass/Fail    | Result    |                    |         |       |
| BEQ 0, 0, 8         |       | 65 PC + 8                          | Р            | 8         |                    |         |       |
| BEQ 1, 0, 8         |       | 66 PC + 4                          | Р            | 4         |                    |         |       |
| BNE 0, 0, 8         |       | 67 PC + 4                          | Р            | 4         |                    |         |       |
| BNE 0, 1, 8         |       | 68 PC + 8                          | Р            | 8         |                    |         |       |
| BLT 0, 0, 8         |       | 69 PC + 4                          | Р            | 4         |                    |         |       |
| BLT 0, 1, 8         |       | 70 PC + 8                          | Р            | 8         |                    |         |       |
| BLT 4, 0, 8         |       | 71 PC + 8                          | Р            | 8         |                    |         |       |
| BGE 0, 0, 8         |       | 72 PC + 8                          | Р            | 8         |                    |         |       |
| BGE 1, 0, 8         |       | 73 PC + 8                          | P            | 8         |                    |         |       |
| BGE 4, 0, 8         |       | 74 PC + 4                          | P            | 4         |                    |         |       |
| BLTU 0, 0, 8        |       | 75 PC + 4                          | Р            | 4         |                    |         |       |
| BLTU 0, 1, 8        |       | 76 PC + 8                          | P            | 8         |                    |         |       |
| BLTU 4, 0, 8        |       | 77 PC + 4                          | P            | 4         |                    |         |       |
| BGTEU 0, 0, 8       |       | 78 PC + 8                          | P            | 8         |                    |         |       |
| BGTEU 1, 0, 8       |       | 79 PC + 8                          | Р            | 8         |                    |         |       |
| BGTEU 4, 0, 8       |       | 80 PC + 8                          | P            | 8         |                    |         |       |
| BGTEU 0, 1, 8       |       | 81 PC + 4                          | Р            | 4         |                    |         |       |
|                     |       |                                    | Pass         |           |                    |         |       |
| U Type Tests        | Cycle | Expected                           | Pass/Fail    | Result    |                    |         |       |
| LUI 22, (1 << 19)   |       | 82 R22 = (1<<19)                   | P            |           |                    | 42949   |       |
| AUIPC 23, (1 << 19) |       | 83 PC + (1 << 19)                  | Р            |           |                    | 42949   | 63568 |
|                     |       |                                    | Pass         |           |                    |         |       |
| J Type Tests        | Cycle | Expected                           | Pass/Fail    | Result    |                    |         |       |
| JALR 24, 3, 376     |       | 84 R24 = PC + 4 PC = x[r0] + OFFSE |              |           | PC, R24 = 376      |         |       |
| JAL 25, 8           |       | 85 R25 = PC +4, PC = PC + 8        | F – Only R25 | R25 = 380 | ), NEW PC = 384    |         |       |
|                     |       |                                    |              |           |                    |         |       |
|                     |       |                                    | Pass         |           |                    |         |       |

#### **Testing - CPE CPU Results**

```
vvp cpe cpu.tb
VCD info: dumpfile cpe cpu.vcd opened for output.
                 640 ns: Cycle:
                 655 ns: Cycle:
                 665 ns: Cycle:
                                       5 Addr: 5 Res:
6 Addr: 6 Pec
                 675 ns: Cycle:
                                        7 Addr: 7 Res:
                                        11 Addr:11 Res:
                                        12 Addr:12 Res:
                                        15 Addr:15 Res:
                                        18 Addr:18 Res:
                                        21 Addr:21 Res:
                 845 ns: Cycle:
                                        23 Addr:23 Res:
                                        24 Addr:24 Res:
                 865 ns: Cycle:
                 875 ns: Cycle:
                                        25 Addr:25 Res:
                 895 ns: Cycle:
                                        27 Addr:27 Res:
                                        29 Addr: 29 Res:
                 915 ns: Cycle:
                 925 ns: Cycle:
                                        30 Addr:30 Res:
                                        31 Addr:31 Res:
                                        32 Addr:22 Res:
                                        34 Addr:24 Res:
                 975 ns: Cycle:
                                        35 Addr:25 Res:
                 985 ns: Cycle:
                 995 ns: Cycle:
                                        37 Addr:27 Res:
                1005 ns: Cycle:
                1015 ns: Cycle:
                                        39 Addr:29 Res:
                1025 ns: Cycle:
                                        41 Addr:31 Res: 2147483647
```

```
41 Addr:31 Res: 2147483647
46 Addr:26 Res:
66 New PC:
                                   264 Difference:
```

## **Testing - Conclusions**

As you can see, all of the test results were combined into the test vector data sheet and compared against the expected results. After a lot of bug fixing, all tests are passing and the ISA is fully functional. The only exceptions to this are the ECALL, EBREAK, and FENCE instructions. These instructions are used to organize memory accesses between different processor cores, and for the GNU debugger to take execution of the processor over live. Neither of these features was relevant to me within this design. This design can be compiled for with GCC assuming the memory architecture you design has an appropriate linker script.