

# Ve311 Electronic Circuits Summer 2019

(Last Updated on May 13, 2019)

### **Instructor:**

Chang-Ching Tu, Ph.D.

Email: changching.tu@sjtu.edu.cn

Office Hour: Wed 10:00-12:00, at Room 508 JI Building

### **Teaching Assistant:**

JIANG Yicheng

Email: jason\_jyc@126.com

LIU Zuheng

Email: liuzuheng@sjtu.edu.cn

WANG Yiqin

Email: wangyiqin@sjtu.edu.cn

**CHEN Ziyang** 

Email: czyang@sjtu.edu.cn

#### Office Hour:

Mon 19:00-21:00 (JIANG Yicheng and CHEN Ziyang), at YLM Center JI Building Thu 19:00-21:00 (LIU Zuheng and WANG Yiqin), at YLM Center JI Building

### **Lecturing:**

Tue 10:00 to 11:40 Thu 10:00 to 11:40 Fri 16:00 to 17:40 (even weeks only) East Lower Hall 205

### Labs:

### **TBD**

Room 310A (Circuits Lab), JI Building

### **Homework Assignments:**

8 homework assignments in total

Posted on Canvas on Thursday and due next Thursday in class



### **Textbooks:**

- 1. Microelectronic Circuit Design, Richard C. <u>Jaeger</u> and Travis N. <u>Blalock</u>
- 2. Design of Analog CMOS Integrated Circuits, Behzad Razavi

### **Course Description:**

- 1. Lecturing: Working principles of nonlinear semiconductor devices, including diode, BJT and MOSFET (with emphasis), and circuits associated with those devices. Particularly, small signal model, single stage amplifiers, differential pair amplifiers and current mirrors. Lastly, feedback circuits based on ideal/non-ideal operational amplifiers.
- 2. Homework Assignment: Circuit analysis by hand-calculation with proper approximations. Comparison of hand-calculation results with Pspice simulation results.
- 3. Lab: Learning how to establish and analyze actual circuits on breadboard by using power supply, function generator, oscilloscope and multimeter.

### **Course Outcomes:**

- 1. Able to reduce a nonlinear circuit into its small-signal equivalent and analyze it.
- 2. Able to determine the small-signal model of a transistor from its data sheet and lab measurements using oscilloscopes and function generators.
- 3. Able to design a digital ring oscillator with a voltage-controllable frequency meeting a given frequency specification.
- 4. Able to design and physically implement a transistor amplifier having a stable biasing circuit and meeting given design specifications such as gain and node impedances.
- 5. Able to analyze feedback circuits containing non-ideal operational amplifiers.

### **Course Outline:**

- Diode
  - Jaeger and Blalock, page 42 to 95 and 130 to 132
- Diode Circuit
  - Jaeger and Blalock, page 96 to 129
- BJT
  - Jaeger and Blalock, page 217 to 255
- BJT Circuit
  - Jaeger and Blalock, page 786 to 814
- MOSFET
  - Razavi, page 9 to 46
- MOSFET Single Stage Amplifier



Razavi, page 47 to 99

- MOSFET Differential Amplifier Razavi, page 100 to 134
- MOSFET Current Mirror Razavi, page 135 to 165
- Operational Amplifier and Feedback Jaeger and Blalock, page 544 to 641

### **Course Schedule:**

|     |               | May             |    |    |   | Jun |    |    |   | Jul |    |    |    |    | Aug          |    |    |   |
|-----|---------------|-----------------|----|----|---|-----|----|----|---|-----|----|----|----|----|--------------|----|----|---|
| Mon | 6             | 13              | 20 | 27 | 3 | 10  | 17 | 24 | 1 | 8   | 15 | 22 | 29 | 5  | 12           | 19 | 26 | 2 |
| Tue | 7             | 14              | 21 | 28 | 4 | 11  | 18 | 25 | 2 | 9   | 16 | 23 | 30 | 6  | 13           | 20 | 27 | 3 |
| Wed | 8             | 15              | 22 | 29 | 5 | 12  | 19 | 26 | 3 | 10  | 17 | 24 | 31 | 7  | 14           | 21 | 28 | 4 |
| Thu | 9             | 16              | 23 | 30 | 6 | 13  | 20 | 27 | 4 | 11  | 18 | 25 | 1  | 8  | 15           | 22 | 29 | 5 |
| Fri | 10            | 17              | 24 | 31 | 7 | 14  | 21 | 28 | 5 | 12  | 19 | 26 | 2  | 9  | 16           | 23 | 30 | 6 |
|     | 11            | 18              | 25 | 1  | 8 | 15  | 22 | 29 | 6 | 13  | 20 | 27 | 3  | 10 | 17           | 24 | 31 | 7 |
|     | 12            | 19              | 26 | 2  | 9 | 16  | 23 | 30 | 7 | 14  | 21 | 28 | 4  | 11 | 18           | 25 | 1  | 8 |
|     |               | 1               | 2  | 3  | 4 | 5   | 6  | 7  | 8 | 9   | 10 | 11 | 12 | 13 |              |    |    |   |
|     | Spr.<br>Break | Summer Semester |    |    |   |     |    |    |   |     |    |    |    |    | Summer Break |    |    |   |

# Lecturing: Tue 10:00 to 11:40

Thu 10:00 to 11:40 Fri 16:00 to 17:40 East Lower Hall 205 Lab Sessions:

JI Circuits/Electronics Lab (3F) JI Building Room 508 TBD

#### **Instructor Office Hours:**

JI Building YLM Center

Wed 10:00 to 12:00

**TA Office Hours:** 

**TBD** 

Midterm/Final Exam

# **Grading Policy:**

- 8 × Homework Assignments (with Pspice) (16%)
- 4 × Quizzes (4%)
- 1 × Midterm Exam (30%)
- 1 × Final Exam (38%)
- 4 × Lab Reports (12%)

# **Course Policy:**



- Honor Code: All students in the class are bound by the Honor Code of the Joint Institute (http://umji.sjtu.edu.cn/academics/academic-integrity/honor-code/). You may not seek to gain an unfair advantage over your fellow students; you may not consult, look at, or possess the unpublished work of another without their permission; and you must appropriately acknowledge your use of another's work.
- Exam: The rule will be announced prior to each exam. Anyone violating the rule will be given an 'F' as the score.
- Participation: Active participation in course meetings is expected for all students. With each submitted assignment, students should be prepared to explain their solutions to the class.
- Homework Assignments: Students are encouraged to discuss course topics and homework assignments with each other. However, all submissions must represent your own work. Duplicated submission is not allowed and will trigger an honor code violation investigation.