# Ve370 Introduction to Computer Organization Homework 9

- 1. Exercise 5.10.1 (10 points)
- 2. Exercise 5.10.2 (15 points)
- 3. Exercise 5.10.3 (15 points)

## **Exercise 5.10**

As described in Section 5.4, virtual memory uses a page table to track the mapping of virtual addresses to physical addresses. This exercise shows how this table must be updated as addresses are accessed. The following table is a stream of virtual addresses as seen on a system. Assume 4 KB pages, a 4-entry fully associative TLB, and true LRU replacement. If pages must be brought in from disk, increment the next largest page number.

| a. | 4669, 2227, 13916, 34587, 48870, 12608, 49225   |
|----|-------------------------------------------------|
| b. | 12948, 49419, 46814, 13975, 40004, 12707, 52236 |

### TLB

| Valid | Tag | Physical Page Number |
|-------|-----|----------------------|
| 1     | 11  | 12                   |
| 1     | 7   | 4                    |
| 1     | 3   | 6                    |
| 0     | 4   | 9                    |

#### Page table

| Valid | Physical Page or in Disk |
|-------|--------------------------|
| 1     | 5                        |
| 0     | Disk                     |
| 0     | Disk                     |
| 1     | 6                        |
| 1     | 9                        |
| 1     | 11                       |
| 0     | Disk                     |
| 1     | 4                        |
| 0     | Disk                     |
| 0     | Disk                     |
| 1     | 3                        |
| 1     | 12                       |

**5.10.1** [10] <5.4> Given the address stream in the table, and the initial TLB and page table states shown above, show the final state of the system. Also list for each reference if it is a hit in the TLB, a hit in the page table, or a page fault.

**5.10.2** [15] <5.4> Repeat Exercise 5.10.1, but this time use 16 KB pages instead of 4 KB pages. What would be some of the advantages of having a larger page size? What are some of the disadvantages?

**5.10.3** [15] <5.3, 5.4> Show the final contents of the TLB if it is 2-way set associative. Also show the contents of the TLB if it is direct mapped. Discuss the importance of having a TLB to high performance. How would virtual memory accesses be handled if there were no TLB?

# 4. Exercise 5.10.4 (5 points)

There are several parameters that impact the overall size of the page table. Listed below are several key page table parameters.

|    | Virtual Address Size | Page Size | Page Table Entry Size |  |  |
|----|----------------------|-----------|-----------------------|--|--|
| a. | 32 bits              | 8 KB      | 4 bytes               |  |  |
| b. | 64 bits              | 8 KB      | 6 bytes               |  |  |

**5.10.4** [5] <5.4> Given the parameters in the table above, calculate the total page table size for a system running 5 applications that utilize half of the memory available.

- 5. Exercise 5.11.1 (15 points)
- 6. Exercise 5.11.2 (20 points)

# **Exercise 5.11**

In this exercise, we will examine space/time optimizations for page tables. The following table shows parameters of a virtual memory system.

|    | Virtual Address (bits) | Physical DRAM Installed | Page Size | PTE Size (byte) |
|----|------------------------|-------------------------|-----------|-----------------|
| a. | 43                     | 16 GB                   | 4 KB      | 4               |
| b. | 38                     | 8 GB                    | 16 KB     | 4               |

**5.11.1** [10] <5.4> For a single-level page table, how many page table entries (PTEs) are needed? How much physical memory is needed for storing the page table?

**5.11.2** [10] <5.4> Using a multilevel page table can reduce the physical memory consumption of page tables, by only keeping active PTEs in physical memory. How many levels of page tables will be needed in this case? And how many memory references are needed for address translation if missing in TLB?

- 7. Exercise 5.12.1 (5 points)
- 8. Exercise 5.12.2 (5 points)
- 9. Exercise 5.12.3 (10 points) Note: you should flip the coin yourself, not by computer.

# Exercise 5.12

In this exercise, we will examine how replacement policies impact miss rate. Assume a 2-way set associative cache with 4 blocks. You may find it helpful to draw a table like those found on page 482 to solve the problems in this exercise, as demonstrated below on the address sequence "0, 1, 2, 3, 4."

|                                     |                |                  | Contents | of Cache Blocks after Reference |        |        |
|-------------------------------------|----------------|------------------|----------|---------------------------------|--------|--------|
| Address of Memory<br>Block Accessed | Hit or<br>Miss | Evicted<br>Block | Set 0    | Set 0                           | Set 1  | Set 1  |
| 0                                   | Miss           |                  | Mem[0]   |                                 |        |        |
| 1                                   | Miss           |                  | Mem[0]   |                                 | Mem[1] |        |
| 2                                   | Miss           |                  | Mem[0]   | Mem[2]                          | Mem[1] |        |
| 3                                   | Miss           |                  | Mem[0]   | Mem[2]                          | Mem[1] | Mem[3] |
| 4                                   | Miss           | 0                | Mem[4]   | Mem[2]                          | Mem[1] | Mem[3] |
|                                     |                |                  |          |                                 |        |        |

The following table shows address sequences.

|    | Address Sequence              |
|----|-------------------------------|
| a. | 0, 2, 4, 8, 10, 12, 14, 16, 0 |
| b. | 1, 3, 5, 1, 3, 1, 3, 5, 3     |

- **5.12.1** [5] <5.3, 5.5> Assuming an LRU replacement policy, how many hits does this address sequence exhibit?
- **5.12.2** [5] <5.3, 5.5> Assuming an MRU (most recently used) replacement policy, how many hits does this address sequence exhibit?
- **5.12.3** [5] <5.3, 5.5> Simulate a random replacement policy by flipping a coin. For example, "heads" means to evict the first block in a set and "tails" means to evict the second block in a set. How many hits does this address sequence exhibit?