| Surname                     |  |
|-----------------------------|--|
| Name                        |  |
| <b>POLIMI Personal code</b> |  |
| Signature                   |  |

Politecnico di Milano, 6 May 2024

# Course on Advanced Computer Architectures

Prof. C. Silvano

| EX 1                   | ( 4 points)      |  |
|------------------------|------------------|--|
| EX 2                   | ( 5 points)      |  |
| EX 3                   | ( 4 points)      |  |
| QUIZ 4                 | ( 1 point)       |  |
| QUIZ 5                 | ( 1 point)       |  |
| TOTAL                  | ( 15 points)     |  |
| <b>QUIZ 6 OPTIONAL</b> | + 3 extra points |  |

### **EXERCISE 1: VLIW (4 points)**

| Let's consider the following assembly co | de: |
|------------------------------------------|-----|
|------------------------------------------|-----|

INIT: ADDUI \$R1, \$R0, 0 ADDUI \$R2, \$R0, 40 ADDUI \$R4, \$R0, 8

LOOP1: LD \$F0, 0 (\$R1) FADD \$F4, \$F0, \$F2 SD \$F4, 0 (\$R1) ADDUI \$R3, \$R0, 0

LOOP2: LD \$F6, 0(\$R3)
FADD \$F8, \$F6, \$F2
SD \$F8, 0(\$R3)
ADDUI \$R3, \$R3, 4
BNE \$R3, \$R4, LOOP2

ADDUI \$R1, \$R1, 4 BNE \$R1, \$R2, LOOP1

1. Complete the code of the first iteration of the outer loop **LOOP1**:

| LOOP1: | FADI<br>SD S | \$F0,<br>\$F4<br>\$F4,<br>JI \$P | 0 | \$F(<br>(\$F | ), \$<br>R1) |   |
|--------|--------------|----------------------------------|---|--------------|--------------|---|
|        |              |                                  |   |              |              |   |
|        |              |                                  |   |              |              |   |
|        |              |                                  |   |              |              |   |
|        |              |                                  |   |              |              |   |
|        |              |                                  |   |              |              |   |
|        |              |                                  |   |              |              | - |
|        |              |                                  |   |              |              |   |
|        |              |                                  |   |              |              |   |

- 2. Now schedule the first iteration of the outer loop LOOP1 by using the list-based scheduling (do NOT introduce any software pipelining, loop unrolling and modifications to loop indexes) on a 3-issue VLIW machine with fully pipelined functional units:
  - 1 Memory Unit with 2 cycle latency
  - 1 Integer ALU with 1 cycle latency to next Int/FP/LD/SD & 2 cycle latency to next Branch
  - 1 FP ALU with 2 cycle latency

No branch prediction. The branch is completed with 1 cycle delay slot (branch solved in ID stage). In the Register File, it is possible to read and write at the same address at the same clock cycle. Please do not write in NOPs.

|            | Memory Unit       | Integer Unit | Floating Point Unit |
|------------|-------------------|--------------|---------------------|
| <b>C1</b>  | LD \$F0, 0 (\$R1) |              |                     |
| C2         |                   |              |                     |
| С3         |                   |              |                     |
| <b>C4</b>  |                   |              |                     |
| <b>C5</b>  |                   |              |                     |
| <b>C6</b>  |                   |              |                     |
| <b>C7</b>  |                   |              |                     |
| <b>C8</b>  |                   |              |                     |
| <b>C9</b>  |                   |              |                     |
| C10        |                   |              |                     |
| C11        |                   |              |                     |
| C12        |                   |              |                     |
| C13        |                   |              |                     |
| C14        |                   |              |                     |
| C15        |                   |              |                     |
| <b>C16</b> |                   |              |                     |
| <b>C17</b> |                   |              |                     |
| <b>C18</b> |                   |              |                     |
| C19        |                   |              |                     |
| C20        |                   |              |                     |
| C21        |                   |              |                     |
| C22        |                   |              |                     |
| <b>C23</b> |                   |              |                     |
| C24        |                   |              |                     |
| <b>C25</b> |                   |              |                     |

## Course on Advanced Computer Architectures EXAM 06/05/2024 – Please write in CAPITAL LETTERS AND BLACK/BLUE COLORS!!!

| 3. | How long is the critical path?                         |  |
|----|--------------------------------------------------------|--|
| 4. | What performance did you achieve in CPIas?             |  |
| 5. | What performance did you achieve in FP ops per cycles? |  |
| 6. | How much is the code efficiency?                       |  |

### **EXERCISE 2: DYNAMIC BRANCH PREDICTION (5 points)**

Let's consider the same assembly code used for **EXERCISE 1**:

ADDUI \$R1, \$R0, 0 INIT: ADDUI \$R2, \$R0, 40 ADDUI \$R4, \$R0, 8 LOOP1: LD \$F0, 0 (\$R1) FADD \$F4, \$F0, \$F2 SD \$F4, 0 (\$R1) ADDUI \$R3, \$R0, 0 LOOP2: LD \$F6, 0(\$R3) FADD \$F8, \$F6, \$F2 SD \$F8, 0(\$R3) ADDUI \$R3, \$R3, 4 BNE \$R3, \$R4, LOOP2 ADDUI \$R1, \$R1, 4 BNE \$R1, \$R2, LOOP1 1. How many iterations for the outer loop **LOOP1?** 2. How many iterations for the inner loop LOOP2? 3. How many branch instructions are executed in the code? 4. Assuming there is **no branch prediction** and each branch costs **2 cycle penalty** to fetch the correct instruction, how many branch penalty cycles are needed to execute both loops?

### Course on Advanced Computer Architectures EXAM 06/05/2024 – Please write in CAPITAL LETTERS AND BLACK/BLUE COLORS!!!

- 5. Assuming to execute the code on a pipelined processor with a dynamic **Branch Prediction Unit** (BPU) in the IF-stage composed of:
  - 2-entry 2-bit Branch History Table
  - 2-entry Branch Target Buffer

Let's assume the 2 branch instructions **do not collide** so they are allocated to the 2 entries of the BPU where the **BTB hit**, there are 4 cases for each conditional branch with the related **branch penalty cycles:** 

|                    | Branch Outcome |           |  |
|--------------------|----------------|-----------|--|
|                    | Taken          | Not Taken |  |
| Strongly Taken     | 1 cycle        | 2 cycles  |  |
| Weakly Taken       | 1 cycle        | 2 cycles  |  |
| Strongly Not Taken | 2 cycles       | 0         |  |
| Weakly Not Taken   | 2 cycles       | 0         |  |

Let's assume the 2-entries do not collide with BTB hit and are initialized as **Strongly Taken**, please complete the following table:

| Explain the branch behavior considering the inner LOOP2 in isolation. | How many branch penalty cycles to execute the LOOP2 in isolation? | Calculate the branch misprediction rate to execute the LOOP2 in isolation. |
|-----------------------------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------|
|                                                                       |                                                                   |                                                                            |
| Explain the branch behavior considering                               | How many branch                                                   | Calculate the global branch                                                |
| both loops.                                                           | penalty cycles to execute both loops?                             | misprediction rate to execute both loops.                                  |
|                                                                       |                                                                   |                                                                            |
|                                                                       |                                                                   |                                                                            |
|                                                                       |                                                                   |                                                                            |
|                                                                       |                                                                   |                                                                            |
|                                                                       |                                                                   |                                                                            |
|                                                                       |                                                                   |                                                                            |

### EXERCISE 3 – SCOREBOARD (4 points)

1. Let's consider the following assembly code containing multiple types of dependences. Complete the following table by inserting all types of data-dependences, anti-dependences and output dependences for each instruction:

| INSTRUCTION             | ANALYSIS OF DEPENDECES                |
|-------------------------|---------------------------------------|
| IO: LD \$F2,A(\$R6)     |                                       |
| I1: FADD \$F3,\$F2,\$F6 | True data dependence with I0 for \$F2 |
| I2: SD \$F3,A(\$R7)     |                                       |
| I3: LD \$F3,B(\$R6)     |                                       |
| I4: SD \$F3,C(\$R7)     |                                       |
| I5: ADDUI \$R6,\$R6,4   |                                       |
| i6: ADDUI \$R7,\$R7,4   |                                       |

- 2. Schedule the code on a CPU with dynamic scheduling based on **OPTIMIZED SCOREBOARD** with the following assumptions:
  - 2 LOAD/STORE Units (LDU1, LDU2) with latency 3 cycles
  - 1 FP Unit (FPU1) with latency 3 cycles
  - 1 ALU/BR Unit ALU1 with latency 1 cycle
  - Register Filw with 2 read ports and 1 write port
  - Check for WAR and WAW hazards postponed to the WRITE BACK phase
  - Forwarding

| INSTRUCTION             | ISSUE | READ<br>OPs | EXEC COMPL. | WRITE<br>BACK | Hazards Type<br>Forwarding | UNIT |
|-------------------------|-------|-------------|-------------|---------------|----------------------------|------|
| IO: LD \$F2,A(\$R6)     | 1     | 2           | 5           | 6             |                            | LDU1 |
| I1: FADD \$F3,\$F2,\$F6 | 2     | 6           | 9           | 10            | RAW \$f2 by forw.          | FPU1 |
| I2: SD \$F3,A(\$R7)     |       |             |             |               |                            |      |
| I3: LD \$F3,B(\$R6)     |       |             |             |               |                            |      |
| I4: SD \$F3,C(\$R7)     |       |             |             |               |                            |      |
| I5: ADDUI \$R6,\$R6,4   |       |             |             |               |                            |      |
| I6: ADDUI \$R7,\$R7,4   |       |             |             |               |                            |      |

| 3. | Express the formula a | and calc | ulate the | CPI: |  |
|----|-----------------------|----------|-----------|------|--|
|    | <b>CPI</b> =          |          |           |      |  |

### QUIZ 4 - SPECULATIVE TOMASULO (1 point)

In the speculative Tomasulo architecture, exceptions are taken when the instruction that generated them reaches the head of the ROB.

| (TRUE                | /FALSE | ANSWER) |
|----------------------|--------|---------|
| <mark>1 point</mark> |        |         |

| Answer:               | TRUE | FALSE |  |
|-----------------------|------|-------|--|
| Motivate your answer: |      |       |  |
|                       |      |       |  |
|                       |      |       |  |

### **QUIZ 5 – CACHE PERFORMANCE (1 point)**

Let us consider a computer architecture with L1 and L2 caches with the following parameters:

- Processor Clock Frequency = 1 GHz
- Hit Time L1 = 1 clock cycle
- Hit Rate L1 = 95%
- Hit Time L2 = 5 clock cycles
- Hit Rate L2 = 90%
- Miss Penalty L2 = 15 clock cycles

How much is the Global Miss Rate for Last Level Cache?

(SINGLE ANSWER)

1 point

| Answer 1: 5% T                 |  |  |
|--------------------------------|--|--|
| <b>Answer 2:</b> 0.5% <b>T</b> |  |  |
| <b>Answer 3:</b> 10% <b>T</b>  |  |  |
| <b>Answer 4:</b> 7.5% T        |  |  |
| <b>Answer 5:</b> 25% T         |  |  |
| Motivate your answer:          |  |  |
|                                |  |  |
|                                |  |  |

### QUIZ 6: CACHE MEMORIES (3 points) OPTIONAL

Given a cache of a given capacity, associativity and block size, answer TRUE or FALSE to the following questions, *motivating your answers*.

| • | Doubling the cache capacity of a direct mapped cache usually reduces conflict misses |                     |          |                      |                       |     |
|---|--------------------------------------------------------------------------------------|---------------------|----------|----------------------|-----------------------|-----|
|   | Answer:                                                                              | TRUE                | FALS     | E                    |                       |     |
|   |                                                                                      |                     |          |                      |                       |     |
|   |                                                                                      |                     |          |                      |                       |     |
|   |                                                                                      |                     |          |                      |                       |     |
|   |                                                                                      |                     |          |                      |                       |     |
|   |                                                                                      |                     |          |                      |                       |     |
|   |                                                                                      |                     |          |                      |                       |     |
| • | Doubling the block size                                                              | e reduces compulsor | y misses | TRUE                 | FALSE                 |     |
|   |                                                                                      |                     |          |                      |                       |     |
|   |                                                                                      |                     |          |                      |                       |     |
|   |                                                                                      |                     |          |                      |                       |     |
|   |                                                                                      |                     |          |                      |                       |     |
| • | Change the nesting of l spatial locality, possibl                                    |                     |          | in order stored TRUE | in memory will increa | ase |
|   |                                                                                      |                     |          |                      |                       |     |
|   |                                                                                      |                     |          |                      |                       |     |
|   |                                                                                      |                     |          |                      |                       |     |
|   |                                                                                      |                     |          |                      |                       |     |
|   |                                                                                      |                     |          |                      |                       |     |