## **IEEE 754 Floating Point Standard**



#### **Fixed-Point**

• Qm.n: m (# of integer bits) n (# of fractional bits)

Table 2. A100 speedup over V100 (TC=Tensor Core, GPUs at respective clock speeds)

|                                 | V100        | A100        | A100<br>Sparsity <sup>1</sup> | A100<br>Speedup | A100 Speedup with Sparsity |  |  |
|---------------------------------|-------------|-------------|-------------------------------|-----------------|----------------------------|--|--|
| A100 FP16 vs<br>V100 FP16       | 31.4 TFLOPS | 78 TFLOPS   | NA                            | 2.5x            | NA                         |  |  |
| A100 FP16 TC vs<br>V100 FP16 TC | 125 TFLOPS  | 312 TFLOPS  | 624 TFLOPS                    | 2.5x            | 5x                         |  |  |
| A100 BF16 TC vs<br>V100 FP16 TC | 125 TFLOPS  | 312 TFLOPS  | 624 TFLOPS                    | 2.5x            | 5x                         |  |  |
| A100 FP32 vs<br>V100 FP32       | 15.7 TFLOPS | 19.5 TFLOPS | NA                            | 1.25x           | NA                         |  |  |
| A100 TF32 TC vs<br>V100 FP32    | 15.7 TFLOPS | 156 TFLOPS  | 312 TFLOPS                    | 10x             | 20x                        |  |  |
| A100 FP64 vs<br>V100 FP64       | 7.8 TFLOPS  | 9.7 TFLOPS  | NA                            | 1.25x           | NA                         |  |  |
| A100 FP64 TC vs<br>V100 FP64    | 7.8 TFLOPS  | 19.5 TFLOPS | NA                            | 2.5x            | NA                         |  |  |
| A100 INT8 TC vs<br>V100 INT8    | 62 TOPS     | 624 TOPS    | 1248 TOPS                     | 10x             | 20x                        |  |  |
| A100 INT4 TC                    | NA          | 1248 TOPS   | 2496 TOPS                     | NA              | NA                         |  |  |
| A100 Binary TC                  | NA          | 4992 TOPS   | NA                            | NA              | NA                         |  |  |

1 - Effective TOPS / TFLOPS using the new Sparsity Feature

## Hardware Multiplier

- Fixed-Point Multiplier
- Floating-Point Multiplier

|                     |             | _ | Relativ | ve Energ | y Cost |      |            | Rela | ive A | Area C | ost  |
|---------------------|-------------|---|---------|----------|--------|------|------------|------|-------|--------|------|
| Operation:          | Energy (pJ) |   |         |          |        |      | Area (µm²) |      |       |        |      |
| 8b Add              | 0.03        |   |         |          |        |      | 36         | ]    |       |        |      |
| 16b Add             | 0.05        |   |         |          |        |      | 67         |      |       |        |      |
| 32b Add             | 0.1         |   |         |          |        |      | 137        |      |       |        |      |
| 16b FP Add          | 0.4         |   |         |          |        |      | 1360       |      |       |        |      |
| 32b FP Add          | 0.9         |   |         |          |        |      | 4184       |      |       |        |      |
| 8b Mult             | 0.2         |   |         |          |        |      | 282        |      |       |        |      |
| 32b Mult            | 3.1         |   |         |          |        |      | 3495       |      |       |        |      |
| 16b FP Mult         | 1.1         |   |         |          |        |      | 1640       |      |       |        |      |
| 32b FP Mult         | 3.7         |   |         |          |        |      | 7700       |      |       |        | )    |
| 32b SRAM Read (8KB) | 5           |   |         |          |        |      | N/A        |      |       |        |      |
| 32b DRAM Read       | 640         |   |         | - 24     | -      |      | N/A        | 1    |       |        |      |
|                     |             | 1 | 10      | 100      | 1000   | 1000 | 0          | 1    | 10    | 100    | 1000 |

"Rough Energy Numbers (45nm)" from computing's Energy Problem, M. Horowitz, ISSCC, 2014

accumulator needs more bits



### Quantization

$$r = S(q - Z)$$

• r: real value float

ullet S: scaling float

• q: quantized value int8

• Z: bias int8

### matrix multiplication

 $\bullet \ \ \, \mathrm{input} \ \ \, \mathsf{batch\_size*c\_in} \ \, \times \ \, \mathsf{weight} \ \, \mathsf{c\_in*c\_out} \ \, \to \mathrm{output} \ \, \mathsf{batch\_size} \ \, * \ \, \mathsf{c\_out}$ 

$$\mathrm{output}[i,k] = \sum \mathrm{input}[i,:] \times \mathrm{weight}[:,k]$$

after quantization

$$egin{aligned} oldsymbol{Q_{output}} & = Z_{output} + rac{S_{input}S_{weight}}{S_{output}} (oldsymbol{Q_{input}} - Z_{input}) imes (oldsymbol{Q_{weight}} - Z_{weight}) \end{aligned}$$

 $Q_{output}, Q_{input}, Q_{weight}:$ matrix

### scaling factor



$$KL(p\|q) = -\int p(x)\log q(x)dx - \left(-\int p(x)\log p(x)dx\right) = \int p(x)\log \left[\frac{p(x)}{q(x)}\right]dx$$

- 用概率分布 q 拟合 p
- $\bullet > 0$

### **Quantization-Aware Training**



- 在训练时模拟量化
- 精度使用 float, 取值范围使用 int8

# **NVIDIA Tensor Core**



• Each Tensor Core performs 64 floating point FMA mixed-precision operations per clock



mixed-precision GEMM

## Bfloat16

- · fp32 IEEE single-precision floating-point
- · fp16 IEEE half-precision floating point
- bfloat16 16-bit brain floating point



### **DNN Kernels**

## convolution

• input:  $N, C_{in}, H_{in}, W_{in}$ 

 $\bullet \ \ \textbf{kernel:} \ C_{out}, C_{in}, H_k, W_k$ 

 $\bullet \ \ \textbf{output:} \ N, C_{out}, H_{out}, W_{out}$ 

### im2col

- input:  $(N, H_{in}W_{in}, C_{in}H_kW_k)$
- kernel:  $(C_{out}, C_{in}H_kW_k)$
- 大量元素重复

## Winograd

\*Fast Algorithms for Convolutional Neural Networks

#### 一维卷积

 $[d_0 \ d_1 \ d_2 \ d_3] \otimes [g_0 \ g_1 \ g_2]$ 

$$F(2,3) = egin{bmatrix} d_0 & d_1 & d_2 \ d_1 & d_2 & d_3 \end{bmatrix} egin{bmatrix} g_0 \ g_1 \ g_2 \end{bmatrix} = egin{bmatrix} r_0 \ r_1 \end{bmatrix}$$

### 6次乘法,4次加法

$$F(2,3)=egin{bmatrix} m_1+m_2+m_3\ m_2-m_3-m_4 \end{bmatrix} \ m_1=(d_0-d_2)g_0 & m_2=(d_1+d_2)rac{g_0+g_1+g_2}{2} \ m_4=(d_1-d_3)g_2 & m_3=(d_2-d_1)rac{g_0-g_1+g_2}{2} \ \end{pmatrix}$$

#### 4次乘法,4次加法

- Input transform
- Filter transform
- Hadamar product
- Output transform

#### 二维卷积

一维基础上再一次嵌套,降低一半以上乘法

https://www.cnblogs.com/shine-lee/p/10906535.html

$$Y = A^T \left[ \left( G g G^T 
ight) \cdot \left( B^T d B 
ight) 
ight] A$$

 $F(2 \times 2, 3 \times 3)$ : output 2x2, kernel 3x3

$$A^T = egin{bmatrix} 1 & 1 & 1 & 0 \ 0 & 1 & -1 & 1 \end{bmatrix} \hspace{0.5cm} G = egin{bmatrix} 1 & 0 & 0 \ 0.5 & 0.5 & 0.5 \ 0.5 & -0.5 & 0.5 \ 0 & 0 & 1 \end{bmatrix} \hspace{0.5cm} B^T = egin{bmatrix} 1 & 0 & -1 & 0 \ 0 & 1 & 1 & 0 \ 0 & -1 & 1 & 0 \ 0 & -1 & 0 & 1 \end{bmatrix}$$

- 大feature map: 分割成小的
- 适用于小卷积核,且步长为1
- 需要额外的转换和存储

### **BatchNorm**

Attention