

(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 



| Course Name:         | Digital Design Laboratory | Semester:    | III         |
|----------------------|---------------------------|--------------|-------------|
| Date of Performance: |                           | Batch No:    | E2          |
| Faculty Name:        |                           | Roll No:     | 16010123325 |
| Faculty Sign & Date: |                           | Grade/Marks: | /25         |

Evnoriment No. 6

| Title: Shift Register                                                           |  |  |  |  |  |  |
|---------------------------------------------------------------------------------|--|--|--|--|--|--|
| Aim and Objective of the Experiment:                                            |  |  |  |  |  |  |
| To implement the SISO, SIPO, PISO, PIPO shift register using Universal IC 74194 |  |  |  |  |  |  |
| COs to be achieved:                                                             |  |  |  |  |  |  |
| CO3: Design synchronous and asynchronous sequential circuits.                   |  |  |  |  |  |  |
| Tools used:                                                                     |  |  |  |  |  |  |
| Trainer kits                                                                    |  |  |  |  |  |  |
|                                                                                 |  |  |  |  |  |  |

## Theory:

A register is capable of shifting its binary information in one or both directions is known as shift register. The logical configuration of shift register consist of a D-Flip flop cascaded with output of one flip flop connected to input of next flip flop. All flip flops receive common clock pulses which causes the shift in the output of the flip flop. The simplest possible shift register is one that uses only flip flop. The output of a given flip flop is connected to the input of next flip flop of the register. Each clock pulse shifts the content of register one bit position to right.

The basic types of shift registers are

- Serial In Serial Out
- Serial In Parallel Out
- Parallel In Serial Out
- Parallel In Parallel Out
- Bidirectional shift registers.

| Digital Design Laboratory | Semester: III | Academic Year: 2024-25 |
|---------------------------|---------------|------------------------|

Roll No:



(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 





Digital Design Laboratory

Semester: III Academic Year: 2024-25

Roll No:\_\_\_\_\_



(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 





Semester: III

Digital Design Laboratory

Academic Year: 2024-25

Roll No:\_\_\_\_\_



K. J. Somaiya College of Engineering, Mumbai-77 (A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 



|   |       | 1    | 80   |        | 3     |       |     |    | W T F |      |     |
|---|-------|------|------|--------|-------|-------|-----|----|-------|------|-----|
|   |       |      |      |        | 0-483 |       |     |    |       |      | -   |
|   |       |      |      |        |       |       |     |    |       |      | 1   |
|   | 9.41  | _    |      |        |       |       |     |    |       | 2004 |     |
|   | Clo   | ck   |      | se no: |       |       |     |    | c @ 0 | SR   |     |
|   |       | 0    |      |        |       |       |     | 0  |       | 0    |     |
|   |       | 1    |      |        |       |       | 0   | 0  | 0     | 0    |     |
|   |       | 7    | 2    |        | 1     |       | D   | 0  | O     | 0    |     |
|   |       | 13   | 3 0  |        | C     | )     | +   | D  |       | 1    |     |
|   | 0     | (    | 4 0  | 4      | 1     |       | 0   | 13 | 0     | 1    |     |
|   |       |      |      |        |       |       |     |    |       |      |     |
|   |       |      |      |        |       |       |     |    | 0313  |      |     |
|   | PIP   | 0    |      |        |       |       |     |    | 0101  |      |     |
|   |       |      |      | 9.2    |       | + (   | 031 | 09 | (100) | -    |     |
|   | Clo   | ck   | Pul  | se o   | OA    |       |     | ac |       |      |     |
|   |       | 0    | 0    | 0      | 00    |       |     | 0  | 0     |      |     |
| _ | 6     | )    | 1    | -0     | -10.1 | 0     |     | 10 | 0     |      |     |
|   |       | 1    | 0    | 10     | - 0   |       |     | 8  | U     |      | -   |
|   | PISO  |      | 1    | 0      |       |       |     | N  |       |      |     |
|   | cl    | ocl  | k PL | ulse   | QA    | as    | d   | C  | 00    |      | 1 3 |
|   | - 0   |      | 0    | 0      | 00    | 0     |     | U  | 0     |      | 1   |
|   | 1     |      | 1    | 0      | 0.1   | 0     |     |    | 0     |      |     |
|   | 0.    | -    | 2    | 0      | 0 0   | 1     |     | 0  | 1     |      | 1   |
|   |       |      | 3    |        | 0     | 0     |     | 1  | 0     |      |     |
|   |       |      | 4    |        |       | 0 2 0 |     | 0  | 1     |      | 3   |
|   | atuso |      | 5 0  |        | 0     | 0 0   |     |    | 0     | -    |     |
|   | tagi  |      |      |        | -     | 1     | 1   |    |       | -    |     |
|   |       |      |      |        |       | 0     | - 1 |    |       |      | 1   |
| 1 | 0.143 | Ell. | 707  | 1      |       | -     |     |    |       |      | 1   |



(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 





#### **Implementation Details**

#### Procedure

- 1) Locate IC 74196 on Digital trainer kit
- 2) Apply various inputs to appropriate pins as per the mode of operation with reference to the pin configuration of the IC.
- 3) Connect a pulsar switch to the clock input.
- 4) Verify the respective truth tables for different modes with reference to the truth table given in the data sheet of IC 74194.

#### Post Lab Subjective/Objective type Questions:

#### 1. What is a universal shift register?

A Universal shift register is a register which has both the right shift and left shift with parallel load capabilities. Universal shift registers are used as memory elements in computers.

2. Prepare a truth table for 3 bit SISO left shift with data 011 along with clock pulse



3. Can a shift register be used as a counter? Give any one application.

No, a shift register cannot function as a counter. While both shift registers and counters use

Semester: III

Academic Year: 2024-25
Roll No:\_\_\_\_\_



(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 



flip-flops, they have different purposes and operations:

- Shift registers
  - Move data through their stages. They are used for data manipulation and transfer, such as converting between serial and parallel interfaces.
- Counters
  - Increment or decrement a value based on input pulses. They are designed for counting events or pulses.

Shift registers are commonly used in digital circuits for a variety of applications, including data storage, serial-to-parallel and parallel-to-serial data conversion, shift and rotate operations, and frequency division.

4. How many clock pulses are required to enter a byte of data serially into an 8-bit shift register?

| Conclusion:                                        |                              |
|----------------------------------------------------|------------------------------|
| Implemented the SISO SIDO DISO DIDO shift marie    | ton using Universal IC 74104 |
| Implemented the SISO, SIPO, PISO, PIPO shift regis | ter using Universal IC 74194 |
|                                                    |                              |
|                                                    |                              |

Semester: III

Signature of faculty in-charge with Date:

Digital Design Laboratory

Academic Year: 2024-25 Roll No: