Data Sheet

December 2001

# 75A, 30V, 0.0055 Ohm, N-Channel, Logic Level UltraFET Power MOSFETs



These N-Channel power MOSFETs are manufactured using the innovative UltraFET™ process.

This advanced process technology

achieves the lowest possible on-resistance per silicon area, resulting in outstanding performance. This device is capable of withstanding high energy in the avalanche mode and the diode exhibits very low reverse recovery time and stored charge. It was designed for use in applications where power efficiency is important, such as switching regulators, switching converters, motor drivers, relay drivers, low-voltage bus switches, and power management in portable and battery-operated products.

Formerly developmental type TA76143.

## Ordering Information

| PART NUMBER | PACKAGE  | BRAND  |
|-------------|----------|--------|
| HUF76143P3  | TO-220AB | 76143P |
| HUF76143S3S | TO-263AB | 76143S |

NOTE: When ordering, use the entire part number. Add the suffix T to obtain the TO-263AB variant in tape and reel, e.g., HUF76143S3ST.

#### **Features**

- · Logic Level Gate Drive
- 75A, 30V
- Ultra Low On-Resistance,  $r_{DS(ON)} = 0.0055\Omega$
- Temperature Compensating PSPICE<sup>®</sup> Model
- Temperature Compensating SABER<sup>©</sup> Mode
- Thermal Impedance SPICE Model
- Thermal Impedance SABER Model
- · Peak Current vs Pulse Width Curve
- · UIS Rating Curve
- · Related Literature
  - TB334, "Guidelines for Soldering Surface Mount Components to PC Boards"

## Symbol



### **Packaging**

#### **JEDEC TO-220AB**



#### JEDEC TO-263AB



# HUF76143P3, HUF76143S3S

# **Absolute Maximum Ratings** $T_C = 25^{\circ}C$ , Unless Otherwise Specified

|                                                                              |                            | UNITS             |
|------------------------------------------------------------------------------|----------------------------|-------------------|
| Drain to Source Voltage (Note 1)V <sub>DSS</sub>                             | 30                         | V                 |
| Drain to Gate Voltage ( $R_{GS} = 20k\Omega$ ) (Note 1)                      | 30                         | V                 |
| Gate to Source Voltage                                                       | ±16                        | V                 |
| $\begin{array}{llllllllllllllllllllllllllllllllllll$                         | 75<br>75<br>75<br>Figure 4 | A<br>A<br>A       |
| Pulsed Avalanche Rating E <sub>AS</sub>                                      | Figure 6                   |                   |
| Power Dissipation                                                            | 225<br>1.8                 | W/ <sub>o</sub> C |
| Operating and Storage Temperature                                            | -40 to 150                 | °С                |
| Maximum Temperature for Soldering Leads at 0.063in (1.6mm) from Case for 10s | 300<br>260                 | °C<br>°C          |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTE:

1.  $T_J = 25^{\circ}C$  to  $150^{\circ}C$ .

## **Electrical Specifications** $T_C = 25^{\circ}C$ , Unless Otherwise Specified

| PARAMETER                                 | SYMBOL              | TEST CONDITIONS                                               | MIN          | TYP    | MAX    | UNITS |
|-------------------------------------------|---------------------|---------------------------------------------------------------|--------------|--------|--------|-------|
| OFF STATE SPECIFICATIONS                  | •                   |                                                               | •            | •      |        |       |
| Drain to Source Breakdown Voltage         | BV <sub>DSS</sub>   | $I_D = 250\mu A, V_{GS} = 0V \text{ (Figure 12)}$             | 30           | -      | -      | V     |
| Zero Gate Voltage Drain Current           | I <sub>DSS</sub>    | $V_{DS} = 25V, V_{GS} = 0V$                                   | -            | -      | 1      | μΑ    |
|                                           |                     | $V_{DS} = 25V, V_{GS} = 0V, T_{C} = 150^{\circ}C$             | -            | -      | 250    | μΑ    |
| Gate to Source Leakage Current            | I <sub>GSS</sub>    | V <sub>GS</sub> = ±16V                                        | -            | -      | ±100   | nA    |
| ON STATE SPECIFICATIONS                   |                     |                                                               | <u>'</u>     |        |        |       |
| Gate to Source Threshold Voltage          | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}$ , $I_D = 250\mu$ A (Figure 11)              | 1            | -      | 3      | V     |
| Drain to Source On Resistance             | r <sub>DS(ON)</sub> | I <sub>D</sub> = 75A, V <sub>GS</sub> = 10V (Figures 9, 10) - |              | 0.0052 | 0.0055 | Ω     |
|                                           |                     | I <sub>D</sub> = 75A, V <sub>GS</sub> = 5V (Figure 9)         | -            | 0.0063 | 0.0075 | Ω     |
|                                           |                     | I <sub>D</sub> = 75A, V <sub>GS</sub> = 4.5V (Figure 9)       | -            | 0.0068 | 0.0085 | Ω     |
| THERMAL SPECIFICATIONS                    | <del>.</del>        |                                                               | <del>-</del> | +      |        |       |
| Thermal Resistance Junction to Case       | $R_{	heta JC}$      | (Figure 3)                                                    | -            | -      | 0.55   | °C/W  |
| Thermal Resistance Junction to Ambient    | $R_{\theta JA}$     | TO-220 and TO-263                                             | -            | -      | 62     | °C/W  |
| SWITCHING SPECIFICATIONS ( $V_{GS} = 4.5$ | V)                  |                                                               | <del>-</del> | +      |        |       |
| Turn-On Time                              | t <sub>ON</sub>     | $V_{DD} = 15V$ , $I_D \cong 75A$ ,                            | -            | -      | 250    | ns    |
| Turn-On Delay Time                        | t <sub>d(ON)</sub>  | $R_{L} = 0.2\Omega, V_{GS} = 4.5V,$<br>$R_{GS} = 2.5\Omega$   | -            | 22     | -      | ns    |
| Rise Time                                 | t <sub>r</sub>      | _                                                             | -            | 145    | -      | ns    |
| Turn-Off Delay Time                       | t <sub>d(OFF)</sub> |                                                               | -            | 30     | -      | ns    |
| Fall Time                                 | t <sub>f</sub>      |                                                               | -            | 18     | -      | ns    |
| Turn-Off Time                             | tOFF                |                                                               | -            | -      | 72     | ns    |

# HUF76143P3, HUF76143S3S

# **Electrical Specifications** $T_C = 25^{\circ}C$ , Unless Otherwise Specified (Continued)

| PARAMETER                     | SYMBOL              | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                            |      | MIN | TYP   | MAX | UNITS |
|-------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-------|-----|-------|
| SWITCHING SPECIFICATIONS (VGS | = 10V)              |                                                                                                                                                                                                                                                                                                                                            |      |     | *     |     |       |
| Turn-On Time                  | tON                 | $V_{DD} = 15V, I_D \cong 75A,$                                                                                                                                                                                                                                                                                                             |      | -   | -     | 105 | ns    |
| Turn-On Delay Time            | t <sub>d(ON)</sub>  | $R_{L} = 0.2\Omega, V_{GS} = 0.00$<br>$R_{GS} = 2.5\Omega$                                                                                                                                                                                                                                                                                 | 10V, | -   | 14    | -   | ns    |
| Rise Time                     | t <sub>r</sub>      | (Figures 16, 21, 20                                                                                                                                                                                                                                                                                                                        | )    | -   | 55    | -   | ns    |
| Turn-Off Delay Time           | t <sub>d(OFF)</sub> |                                                                                                                                                                                                                                                                                                                                            |      | -   | 40    | -   | ns    |
| Fall Time                     | t <sub>f</sub>      |                                                                                                                                                                                                                                                                                                                                            |      | -   | 18    | -   | ns    |
| Turn-Off Time                 | t <sub>OFF</sub>    |                                                                                                                                                                                                                                                                                                                                            |      | -   | -     | 87  | ns    |
| GATE CHARGE SPECIFICATIONS    | 1                   | -                                                                                                                                                                                                                                                                                                                                          |      |     | 1     | II. |       |
| Total Gate Charge             | Q <sub>g(TOT)</sub> | $\begin{aligned} & V_{GS} = 0 \text{V to } 10 \text{V} \\ & V_{GS} = 0 \text{V to } 5 \text{V} \\ & V_{GS} = 0 \text{V to } 1 \text{V} \end{aligned} \qquad \begin{aligned} & V_{DD} = 15 \text{V}, \\ & I_{D} \cong 75 \text{A}, \\ & R_{L} = 0.2 \Omega \\ & I_{g(REF)} = 1.0 \text{mA} \\ & (\text{Figures } 14, 19, 20) \end{aligned}$ |      | -   | 95    | 114 | nC    |
| Gate Charge at 5V             | Q <sub>g(5)</sub>   |                                                                                                                                                                                                                                                                                                                                            |      | -   | 50    | 60  | nC    |
| Threshold Gate Charge         | Q <sub>g(TH)</sub>  |                                                                                                                                                                                                                                                                                                                                            |      | -   | 3.8   | 4.6 | nC    |
| Gate to Source Gate Charge    | Q <sub>gs</sub>     |                                                                                                                                                                                                                                                                                                                                            |      | -   | 11.70 | -   | nC    |
| Gate to Drain "Miller" Charge | Q <sub>gd</sub>     |                                                                                                                                                                                                                                                                                                                                            |      | -   | 22.00 | -   | nC    |
| CAPACITANCE SPECIFICATIONS    | ,                   |                                                                                                                                                                                                                                                                                                                                            | ,    |     |       |     | 1     |
| Input Capacitance             | C <sub>ISS</sub>    | $V_{DS} = 25V, V_{GS} = 0V,$ $f = 1MHz$ (Figure 13)                                                                                                                                                                                                                                                                                        |      | -   | 3900  | -   | pF    |
| Output Capacitance            | C <sub>OSS</sub>    |                                                                                                                                                                                                                                                                                                                                            |      | -   | 1600  | -   | pF    |
| Reverse Transfer Capacitance  | C <sub>RSS</sub>    |                                                                                                                                                                                                                                                                                                                                            |      | -   | 270   | -   | pF    |

## **Source to Drain Diode Specifications**

| PARAMETER                     | SYMBOL          | TEST CONDITIONS                                     | MIN | TYP | MAX  | UNITS |
|-------------------------------|-----------------|-----------------------------------------------------|-----|-----|------|-------|
| Source to Drain Diode Voltage | V <sub>SD</sub> | I <sub>SD</sub> = 75A                               | -   | -   | 1.25 | V     |
| Reverse Recovery Time         | t <sub>rr</sub> | $I_{SD} = 75A$ , $dI_{SD}/dt = 100A/\mu s$          | -   | -   | 90   | ns    |
| Reverse Recovered Charge      | Q <sub>RR</sub> | $Q_{RR}$ $I_{SD} = 75A$ , $dI_{SD}/dt = 100A/\mu s$ |     | -   | 170  | nC    |

# **Typical Performance Curves**



FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE TEMPERATURE



FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs CASE TEMPERATURE

## Typical Performance Curves (Continued)



FIGURE 3. NORMALIZED MAXIMUM TRANSIENT THERMAL IMPEDANCE



FIGURE 4. PEAK CURRENT CAPABILITY



FIGURE 5. FORWARD BIAS SAFE OPERATING AREA



NOTE: Refer to Fairchild Application Notes AN9321 and AN9322.

FIGURE 6. UNCLAMPED INDUCTIVE SWITCHING CAPABILITY

©2001 Fairchild Semiconductor Corporation HUF76143P3, HUF76143S3S Rev. B

## Typical Performance Curves (Continued)



FIGURE 7. TRANSFER CHARACTERISTICS



FIGURE 9. SOURCE TO DRAIN ON RESISTANCE vs GATE VOLTAGE AND DRAIN CURRENT



FIGURE 11. NORMALIZED GATE THRESHOLD VOLTAGE vs JUNCTION TEMPERATURE



FIGURE 8. SATURATION CHARACTERISTICS



FIGURE 10. NORMALIZED DRAIN TO SOURCE ON RESISTANCE vs JUNCTION TEMPERATURE



FIGURE 12. NORMALIZED DRAIN TO SOURCE BREAKDOWN VOLTAGE vs JUNCTION TEMPERATURE

## Typical Performance Curves (Continued)



FIGURE 13. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE



FIGURE 15. SWITCHING TIME vs GATE RESISTANCE



NOTE: Refer to Fairchild Application Notes 7254 and 7260.

FIGURE 14. GATE CHARGE WAVEFORMS FOR CONSTANT GATE CURRENT



FIGURE 16. SWITCHING TIME vs GATE RESISTANCE

## Test Circuits and Waveforms



FIGURE 17. UNCLAMPED ENERGY TEST CIRCUIT



FIGURE 18. UNCLAMPED ENERGY WAVEFORMS

# Test Circuits and Waveforms (Continued)



FIGURE 19. GATE CHARGE TEST CIRCUIT



FIGURE 20. GATE CHARGE WAVEFORMS



FIGURE 21. SWITCHING TIME TEST CIRCUIT



FIGURE 22. SWITCHING TIME WAVEFORM

#### **PSPICE Electrical Model**

SUBCKT HUF76143 2 1 3; REV March 1998

CA 12 8 5.2e-9 CB 15 14 5e-9 CIN 6 8 3.65e-9

LDRAIN **DBODY 7 5 DBODYMOD DPLCAP** 5 DRAIN DBREAK 5 11 DBREAKMOD 02 10 **DPLCAP 10 5 DPLCAPMOD RLDRAIN** RSLC1 DBREAK ' 51 FBRFAK 11 7 17 18 39 38 RSLC<sub>2</sub> EDS 14 8 5 8 1 **ESLC** EGS 13 8 6 8 1 11 ESG 6 10 6 8 1 . 50 EVTHRES 6 21 19 8 1 EVTEMP 20 6 18 22 1 17 18 **▲** DBODY **RDRAIN** 8 **EBREAK ESG EVTHRES** 16 IT 8 17 1 21 **MWEAK** LGATE **EVTEMP** RGATE LDRAIN 2 5 1e-9 GATE -MMED LGATE 1 9 2.6e-9 22 q 20 MSTRO LSOURCE 3 7 1.1e-9 **RLGATE LSOURCE** MMED 16 6 8 8 MMEDMOD CIN SOURCE 8 MSTRO 16 6 8 8 MSTROMOD MWEAK 16 21 8 8 MWEAKMOD **RSOURCE** RI SOURCE RBREAK 17 18 RBREAKMOD 1 S24 RDRAIN 50 16 RDRAINMOD 1.5e-3 RBREAK 15 RGATE 9 20 0.92 18 RLDRAIN 2 5 10 RI GATE 1 9 26 **RVTEMP** S<sub>1</sub>B S2B RLSOURCE 3 7 11 CB 19 RSLC1 5 51 RSLCMOD 1e-6 CA ΙT 14 RSLC2 5 50 1e3 **VBAT** RSOURCE 8 7 RSOURCEMOD 3e-3 8 8 **EGS EDS** RVTHRES 22 8 RVTHRESMOD 1 **RVTEMP 18 19 RVTEMPMOD 1** 8 S1A 6 12 13 8 S1AMOD **RVTHRES** S1B 13 12 13 8 S1BMOD S2A 6 15 14 13 S2AMOD S2B 13 15 14 13 S2BMOD VBAT 22 19 DC 1 ESLC 51 50 VALUE={(V(5,51)/ABS(V(5,51)))\*(PWR(V(5,51)/(1e-6\*425),4))}

```
.MODEL DBODYMOD D (IS = 1.2e-11 RS = 2.65e-3 TRS1 = 2.3e-3 TRS2 = -4.2e-6 CJO = 5.45e-9 TT = 3.9e-8 XTI = 4.3 N = 1.03 M = 0.43)
.MODEL DBREAKMOD D (RS = 8.5e- 2TRS1 = 0TRS2 =0)
MODEL DPLCAPMOD D (CJO = 2.6e- 9IS = 1e-3 0N = 10 M = 0.7)
.MODEL MMEDMOD NMOS (VTO = 1.9 KP = 10 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u RG = 0.92)
.MODEL MSTROMOD NMOS (VTO = 2.26KP = 215 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u)
MODEL MWEAKMOD NMOS (VTO = 1.62 KP = 0.1 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u RG = 9.2 RS = 0.1)
.MODEL RBREAKMOD RES (TC1 = 9.8e- 4TC2 = -4e-7)
MODEL RDRAINMOD RES (TC1 = 1e-2 TC2 = 0)
.MODEL RSLCMOD RES (TC1 = 3e-3 TC2 = -2e-5)
.MODEL RSOURCEMOD RES (TC1 = 5e-4 TC2 = 1.1e-5)
.MODEL RVTHRESMOD RES (TC = -2.2e-3 TC2 = -6e-6)
.MODEL RVTEMPMOD RES (TC1 = -1.45e- 3TC2 = -2e-6)
.MODEL S1AMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -5 VOFF= -2)
.MODEL S1BMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -2 VOFF= -5)
.MODEL S2AMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -1.5 VOFF= 1)
.MODEL S2BMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = 1 VOFF= -1.5)
```

.ENDS

NOTE: For further discussion of the PSPICE model, consult A New PSPICE Sub-Circuit for the Power MOSFET Featuring Global Temperature Options; IEEE Power Electronics Specialist Conference Records, 1991, written by William J. Hepp and C. Frank Wheatley.

#### SABER Electrical Model

```
REV March 1998
template huf76143 n2, n1, n3
electrical n2, n1, n3
var i iscl
d..model dbodymod = (is = 1.2e-11, xti = 4.3, cjo = 5.45e-9, tt = 3.9e-8, n = 1.03, m = 0.43)
d..model dbreakmod = ()
d..model dplcapmod = (cjo = 2.6e-9, is = 1e-30, n = 10, m = 0.70)
m..model mmedmod = (type=_n, vto = 1.9, kp = 10, is = 1e-30, tox = 1)
m..model mstrongmod = (type=_n, vto = 2.26, kp = 215, is = 1e-30, tox = 1)
m..model mweakmod = (type=_n, vto = 1.62, kp = 0.1, is = 1e-30, tox = 1)
                                                                                                                              LDRAIN
sw_vcsp..model s1amod = (ron = 1e-5, roff = 0.1, von = -5, voff = -2)
                                                                                 DPLCAP
                                                                                           5
                                                                                                                                         DRAIN
sw vcsp..model s1bmod = (ron = 1e-5, roff = 0.1, von = -2, voff = -5)
sw_vcsp..model s2amod = (ron = 1e-5, roff = 0.1, von = -1.5, voff = 1)
sw_vcsp..model s2bmod = (ron = 1e-5, roff = 0.1, von = 1, voff = -1.5)
                                                                                                                              RLDRAIN
                                                                                              RSLC1
                                                                                                         RDBREAK
                                                                                             51
c.ca n12 n8 = 5.2e-9
                                                                              RSLC2 €
c.cb n15 n14 = 5e-9
                                                                                                                  72
                                                                                                                              RDBODY
                                                                                                ISCL
c.cin n6 n8 = 3.65e-9
                                                                                                           DBREAK
                                                                                              50
d.dbody n7 n71 = model=dbodymod
                                                                                                                             71
d.dbreak n72 n11 = model=dbreakmod
                                                                                             RDRAIN
                                                                     ESG
                                                                                                                   11
d.dplcap n10 n5 = model=dplcapmod
                                                                                 EVTHRES
                                                                                             21
                                                                                    19
8
i.it n8 n17 = 1
                                                                                                             MWEAK
                                                  LGATE
                                                                   EVTEMP
                                                                                                                           ▲ DBODY
                                                           RGATE
                                         GATE
                                                                      18
22
                                                                                                              EBREAK
I.ldrain n2 n5 = 1e-9
                                                                                                MMED
                                                                  20
I.lgate n1 n9 = 2.6e-9
                                                                                        €MSTR
                                                 RLGATE
I.Isource n3 n7 = 1.1e-9
                                                                                                                              LSOURCE
                                                                                       CIN
                                                                                                                                         SOURCE
m.mmed n16 n6 n8 n8 = model=mmedmod, I = 1u, w = 1u
                                                                                                 8
m.mstrong n16 n6 n8 n8 = model=mstrongmod, I = 1u, w = 1u
                                                                                                             RSOURCE
m.mweak n16 n21 n8 n8 = model=mweakmod, I = 1u, w = 1u
                                                                                                                             RLSOURCE
res.rbreak n17 n18 = 1, tc1 = 9.8e-4, tc2 = -4e-7
                                                                                                                 RBREAK
                                                                                      15
res.rdbody n71 n5 = 2.65e-3, tc1 = 2.3e-3, tc2 = -4.2e-6
                                                                                                             17
res.rdbreak n72 n5 = 8.5e-2, tc1 = 0, tc2 = 0
res.rdrain n50 n16 = 1.5e-3, tc1 = 1e-2, tc2 = 0
                                                                                                                           ₹RVTEMP
                                                                                S2B
res.rgate n9 n20 = 0.92
                                                                                       СВ
                                                                                                                            19
                                                              CA
res.rldrain n2 n5 = 10
                                                                                                           IT
                                                                                             14
res.rlgate n1 n9 = 26
                                                                                                                              VBAT
res.rlsource n3 n7 = 11
                                                                       EGS
                                                                                    EDS
res.rslc1 n5 n51 = 1e-6, tc1 = 3e-3, tc2 = -2e-5
                                                                                                         8
res.rslc2 n5 n50 = 1e3
res.rsource n8 n7 = 3e-3, tc1 = 5e-4, tc2 = 1.1e-5
                                                                                                                 RVTHRES
res.rvtemp n18 n19 = 1, tc1 = -1.45e-3, tc2 = -2e-6
res.rvthres n22 n8 = 1, tc1 = -2.2e-3, tc2 = -6e-6
spe.ebreak n11 n7 n17 n18 = 39.38
\frac{1}{100} spe.eds n14 n8 n5 n8 = 1
spe.egs n13 n8 n6 n8 = 1
spe.esg n6 n10 n6 n8 = 1
spe.evtemp n20 n6 n18 n22 = 1
spe.evthres n6 n21 n19 n8 = 1
sw_vcsp.s1a n6 n12 n13 n8 = model=s1amod
sw_vcsp.s1b n13 n12 n13 n8 = model=s1bmod
sw_vcsp.s2a n6 n15 n14 n13 = model=s2amod
sw_vcsp.s2b n13 n15 n14 n13 = model=s2bmod
v.vbat n22 n19 = dc = 1
equations {
i(n51->n50) + = iscl
iscl: v(n51,n50) = ((v(n5,n51)/(1e-9+abs(v(n5,n51))))*((abs(v(n5,n51)*1e6/425))** 4))
```

## SPICE Thermal Model

REV March 1998

HUF76143

CTHERM1 th 6 5.0e-3 CTHERM2 6 5 1.2e-2 CTHERM3 5 4 2.0e-2 CTHERM3 5 2 2e-1 CTHERM5 3 2 2e-1 CTHERM6 2 tl 3 RTHERM1 th 6 2.0e-3 RTHERM2 6 5 2.0e-2 RTHERM3 5 4 6.9e-2 RTHERM4 4 3 1.3e-1 RTHERM5 3 2 7.5e-2 RTHERM6 2 tl 3.0e-2

## SABER Thermal Model

Saber thermal model HUF76143

```
template thermal_model th tl thermal_c th, tl { ctherm.ctherm1 th 6=5.0e\text{-}3 ctherm.ctherm2 6.5=1.2e\text{-}2 ctherm.ctherm3 5.4=2.0e\text{-}2 ctherm.ctherm4 4.3=2.8e\text{-}2 ctherm.ctherm5 3.2=2.0e\text{-}1 ctherm.ctherm6 2.1em therm.rtherm1 th 6=2.0e\text{-}3 rtherm.rtherm1 th 6=2.0e\text{-}3 rtherm.rtherm3 5.4=6.9e\text{-}2 rtherm.rtherm4 4.3=1.3e\text{-}1 rtherm.rtherm5 3.2=7.5e\text{-}2 rtherm.rtherm6 2.1em tl 2.0e\text{-}2 rtherm.rtherm6 2.1em tl 2.0e\text{-}2 rtherm.rtherm6 2.1em tl 2.0e\text{-}2 rtherm.rtherm6 2.1em tl 2.0e\text{-}2 rtherm.rtherm6 2.1em tl 2.0e\text{-}2
```



#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

SMART START™  $VCX^{TM}$ FAST ® OPTOLOGIC™ STAR\*POWER™ FASTr™ Bottomless™ OPTOPLANAR™ Stealth™ CoolFET™ FRFET™ PACMAN™ SuperSOT™-3 CROSSVOLT™ GlobalOptoisolator™ POP™ SuperSOT™-6 DenseTrench™ GTO™ Power247™  $HiSeC^{TM}$ SuperSOT™-8  $Power Trench^{\, @}$ DOME™ SyncFET™ EcoSPARK™ ISOPLANAR™ QFET™ TinyLogic™ E<sup>2</sup>CMOS<sup>TM</sup> LittleFET™  $OS^{TM}$ EnSigna™ MicroFET™ TruTranslation™ QT Optoelectronics™

STAR\*POWER is used under license

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### PRODUCT STATUS DEFINITIONS

#### **Definition of Terms**

| Datasheet Identification | Product Status                                                                                                                                                                                  | Definition                                                                                                                                                          |
|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design                                                                                                                                                                       | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                  |
| Preliminary              | First Production  This datasheet contains preliminary data supplementary data will be published at a Fairchild Semiconductor reserves the rigic changes at any time without notice in ordesign. |                                                                                                                                                                     |
| No Identification Needed | Full Production                                                                                                                                                                                 | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.     |
| Obsolete                 | Not In Production                                                                                                                                                                               | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. |

Rev. H4

This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.