# NYCU-ECE DCS-2023

Exam : Online Test Design : Systolic Array TA : Li, Tsung-Jen

#### **Data Preparation**

1. Extract online test data from TA's directory :

#### % tar -xvf ~dcsta01/Final.tar

- 2. The extracted directory contains:
  - a. 00 TESTBED/
  - b. 01 RTL/
  - c. 02 SYN/
  - d. 03 GATE/

### **Block Diagram**



Transformer based model has become the *de facto* backbone in the NLP region. Moverover, matrix-matrix multiplication and matrix-vector multiplication account for the majority of the computation. The goal of the online test is to design a matrix-matrix multiplication module which applies the method of "Systolic Array". To simplify the question, all we have to concern is the square-shaped matrix.



The behavior of each PE is Multiply-Accumulate (MAC) operation.



#### Input

The continuous data would be input once the 'in\_valid' is high. It would be given in raster scan order, which is the same as the final project as well as Lab07. The first half of the cycles is the duration for the weight matrix, while the second one is for the input matrix.

The operation of Systolic Array for each cycle

# Cycle 0



# Cycle 1



# Cycle 2



# Cycle 3





$$\begin{bmatrix} Y_{11} & Y_{12} & Y_{13} & Y_{14} \\ Y_{21} & Y_{22} & Y_{23} & Y_{24} \\ Y_{31} & Y_{32} & Y_{33} & Y_{34} \\ Y_{41} & Y_{42} & Y_{43} & Y_{44} \end{bmatrix} = \begin{bmatrix} Y_{11} & Y_{12} & Y_{13} & Y_{14} \\ Y_{21} & Y_{22} & Y_{23} & Y_{24} \\ Y_{31} & Y_{32} & Y_{33} & Y_{34} \\ Y_{41} & Y_{42} & Y_{43} & Y_{44} \end{bmatrix} = \begin{bmatrix} Y_{11} & Y_{12} & Y_{13} & Y_{14} \\ Y_{21} & Y_{22} & Y_{23} & Y_{24} \\ Y_{31} & Y_{32} & Y_{33} & Y_{34} \\ Y_{41} & Y_{42} & Y_{43} & Y_{44} \end{bmatrix} = \begin{bmatrix} Y_{11} & Y_{12} & Y_{13} & Y_{14} \\ Y_{21} & Y_{22} & Y_{23} & Y_{24} \\ Y_{31} & Y_{32} & Y_{33} & Y_{34} \\ Y_{41} & Y_{42} & Y_{43} & Y_{44} \end{bmatrix} = \begin{bmatrix} Y_{11} & Y_{12} & Y_{13} & Y_{14} \\ Y_{21} & Y_{22} & Y_{23} & Y_{24} \\ Y_{31} & Y_{32} & Y_{33} & Y_{34} \\ Y_{41} & Y_{42} & Y_{43} & Y_{44} \end{bmatrix} = \begin{bmatrix} Y_{11} & Y_{12} & Y_{13} & Y_{14} \\ Y_{21} & Y_{22} & Y_{23} & Y_{24} \\ Y_{31} & Y_{32} & Y_{33} & Y_{34} \\ Y_{41} & Y_{42} & Y_{43} & Y_{44} \end{bmatrix}$$

In this example, you will output the results with 7 cycles, and the output value will be :

Cycle0  $\rightarrow Y11$ 

Cycle1  $\rightarrow$  Y12 + Y21

Cycle2  $\rightarrow$  *Y*13 + *Y*22 + *Y*31

Cycle3  $\rightarrow Y14 + Y23 + Y32 + Y44$ 

Cycle4  $\rightarrow$  Y24 + Y33 + Y42

Cycle5  $\rightarrow$  Y34 + Y43

Cycle6 → Y44

# Inputs

| Signal name | Number of bit | Description                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| clk         | 1-bit         | Clock Signal(clock cycle time : 5ns)                                                                                                                                                                                                                                                                                                                                                                           |
| rst_n       | 1-bit         | Asynchronous active-low reset                                                                                                                                                                                                                                                                                                                                                                                  |
| in_valid    | 1-bit         | 'in_valid' would be high for 8 or 32 cycles based on the 'matrix_size'.                                                                                                                                                                                                                                                                                                                                        |
| matrix      | 16-bit        | The continuous data would be input once the 'in_valid' is high. It would be given in raster scan order, which is the same as the final project as well as Lab07. The first half of the cycles is the duration for the weight matrix, while the second one is for the input matrix.  2 × 2 matrix: first 4 cycles → weight last 4 cycles → input  4 × 4 matrix: first 16 cycles → weight last 16 cycles → input |
| matrix_size | 1-bit         | 1'b0: 2 × 2 matrix<br>1'b1: 4 × 4 matrix                                                                                                                                                                                                                                                                                                                                                                       |

# Outputs

| Signal name | Number of bit | Description                                        |
|-------------|---------------|----------------------------------------------------|
| out_valid   | 1-bit         | 'out_valid' should be high for <b>exactly</b> 3 or |
|             |               | 7 cycles.                                          |
|             |               | 'ont_value' outputs the correct value when         |
| out_data    | 40-bit        | 'out_valid' is 1. When 'out_valid' is 0,           |
|             |               | 'out_value' should be set to 0.                    |

#### **Specifications**

1. Top module name : **SS** 

2. Design file name : **SS.sv** 

- 3. It is an **asynchronous reset** and **active-low** architecture. If you use synchronous reset (reset after clock starting) in your design, you may fail to reset signals.
- 4. The reset signal (*rst\_n*) would be given only once at the beginning of simulation. All output signals (*out\_valid*, *out\_value*) should be reset after the reset is asserted.
- 5. The clock period is **5 ns**.
- 6. Your latency should be **less than 20 cycles** for each pattern. The latency of this design is defined as the clock cycles between the falling edge of the last cycle of *in\_valid* and the rising edge of the *out\_valid*.
- 7. All input signals are synchronized at **the negative edge** of the clock.
- 8. When *in\_valid* is low, all other input signals (*matrix*, *matrix\_size*) are tied to the unknown state.
- 9. out\_valid is limited to be high for only 3 or 7 cycles, respectively.
- 10. **out\_valid** should not be raised when **in\_valid** is high.
- 11. The next input pattern will come in 1~2 negative edge of clock after your *out valid* falls.
- 12. All output signals (*out\_valid*, *out\_value*) should be synchronized at clock positive edge.
- 13. The TA's pattern will capture your output for checking at **clock negative edge**.
- 14. The *out\_value* should be correct when *out\_valid* is high.
- 15. The *out\_value* should be zero when *out\_valid* is low.
- 16. The synthesis result (syn.log) of data type cannot include any **latches** and errors.
- 17. The synthesis time should be less than **1 hour**.
- 18. The synthesis area should be less than 1000,000
- 19. After synthesis, you can check SS.area and SS.timing. The area report is valid only when the slack in the end of the timing report should be non-negative and the result should be MET.

# File Uploading

1. Deadline:

1st demo: 6/2 15:30:00 2nd demo: 6/2 23:59:00

- 2. Upload:
  - Please Upload your design file to E3, and name it as "SS\_dcsxxx.sv".
  - Failure to comply with the naming rule will result in a non-grading evaluation.

## **Grading policy**

- If you pass the 1st demo(pass both RTL and GATE-level simulation; timing slack is MET in 02\_SYN; there's no latch in SYN.log), you can get a score of 100.
- If you pass the 2nd demo(pass both RTL and GATE-level simulation; timing slack is MET in 02\_SYN; there's no latch in SYN.log), you can get a score of
   80.
- 3. There's **NO** 3rd demo for the online test.
- 4. Failure to comply with the naming rule will result in a **non-grading** evaluation.

#### **Note**

Template folders and reference commands:

- 1. 01\_RTL/ (RTL simulation)  $\rightarrow$  ./01\_run
- 2.  $02\_SYN/$  (synthesis)  $\rightarrow$  ./01\_run\_dc
- 3. 03\_GATE/ (gate-level simulation) → ./01\_run