

# Freescale Semiconductor Application Note

Document Number: AN4830 Rev. 1, 06/2015



# **Qorivva Recipes for MPC574xG**

# Software examples and startup code to exercise microcontroller features

by: Steve Mihalik, Jose Cisneros, Rebeca Delgado, Diego Haro, Arturo Inzuza, Scott Obrien, Hugo Osornio, Murray Stewart

# 1 Introduction

This document provides software examples and describes necessary startup steps taken to help users get started with MPC574xG.

Complete source code and projects are available in a separate zip file at freescale.com. Projects are implemented using Green Hills Software (GHS) compiler version 2013.5.4 or later on MPC5748G.

Code shown in this application note is for MPC5748G Rev. 1, but the source code on line has versions for both MPC5748G Rev. 0 and Rev. 1.

Basic software characteristics of examples:

- One core (core 0) is started after reset
- Core 0 performs general initializations such as clocks and then starts other cores
- All cores execute from one output file (ELF file) 6
- New sub-projects can be created using one of the other sub-projects as a starting point.

#### **Contents**

| 1 | Intro | oduction                                           |
|---|-------|----------------------------------------------------|
| 2 | Soft  | ware examples                                      |
|   | 2.1   | Hello world4                                       |
|   | 2.2   | Hello world + PLL 7                                |
|   | 2.3   | Hello world + PLL + Interrupts9                    |
|   | 2.4   | DMA + PBridge + SMPU                               |
|   | 2.5   | Semaphores                                         |
|   | 2.6   | Register Protection                                |
|   | 2.7   | Low Power: STOP mode                               |
|   | 2.8   | Analog-to-digital converter                        |
|   | 2.9   | Timed I/O                                          |
|   | 2.10  | CAN46                                              |
|   | 2.11  | LIN                                                |
|   | 2.12  | UART54                                             |
|   | 2.13  | SPI                                                |
|   | 2.14  | SPI + DMA                                          |
| 3 | Star  | tup code                                           |
|   | 3.1   | List of initializations 69                         |
|   | 3.2   | Boot header                                        |
|   | 3.3   | Startup initializations before boot core's main 70 |
|   | 3.4   | Startup initializations after boot core's main 71  |
|   | 3.5   | Common Startup Code                                |
| 4 | Add   | ing projects and programs80                        |
| 5 | Port  | ing code from MPC5748G Rev. 0 to Rev. 1 83         |
| 6 | Rev   | ision history                                      |





# 2 Software examples

Each example project contains two programs, one for code to execute in the target's flash memory and the other to execute in the target's static random-access memory (SRAM) memory. The table below lists a summary for each example. Examples were tested on Freescale evaluation board MPC574XG-MB with MPC574XG-175DS.

**Table 1. List of Examples** 

| Example                           | Programs                                             | Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Hello World                       | hello_flash<br>hello_ram                             | Simplest project:  • key initializations and initial optimizations are performed  • sysclk = default 16MHz FIRC clock  • CLKOUT signal configured on output as FIRC/10  • starts other cores  • each core switches an output which turns on an LED on Freescale MPC5748G evaluation board                                                                                                                                                                                         |
| Hello World + PLL                 | hello_pll_flash<br>hello_pll_ram                     | Includes above Hello World project plus:  • all clock dividers to peripherals configured for maximum frequency for sysclk of 160 MHz  • PLL configured for 160 MHz  • sysclk = PLL  • CLKOUT = PLL/10                                                                                                                                                                                                                                                                             |
| Hello World + PLL<br>+ Interrupts | hello_pll_interrupt_flash<br>hello_pll_interrupt_ram | Includes above Hello World + PLL project plus:  • Each core generates a PIT timer interrupt using INTC SW vector mode  • Each core's PIT ISR increments a counter and toggles an output to an LED  • A software interrupt is used between cores to toggle an LED                                                                                                                                                                                                                  |
| DMA + PBridge +<br>SMPU           | edma_flash<br>edma_ram                               | Two simple DMA transfers are performed. Each requires configuration of the System Memory Protection Unit (SMPU) or Peripheral Bridge (PBridge):  • A memory-to-I/O port Transfer Control Descriptor (TCD) is initialized  • A memory-to-RAM Transfer Control Descriptor (TCD) is initialized  • Software initiates a DMA request for each channel channel                                                                                                                         |
| Semaphores                        | sema4_flash<br>sema4_ram                             | Two cores use a semaphore for exclusive access to shared I/O (shared I/O is LEDs in this example).  • General chip initializations  • Each core waits for a stimulus (button pushed on EVB)  • While a stimulus is present, the core attempts to gain the semaphore.  • If that core acquires (locks) the semaphore, it outputs to an LED.  • When the stimulus is released, the LED is turned off.and core releases (unlocks) the semaphore, enabling other cores to acquire it. |
| Register<br>Protection            | reg_protect_flash<br>reg_protect_ram                 | Register protection is used on module basis and per-register basis.  General chip initializatons  Soft lock one of the protected registers in SIUL module  Clear the soft lock  Write protect a modules lock bits                                                                                                                                                                                                                                                                 |



# **Table 1. List of Examples**

| Example                        | Programs                                 | Summary                                                                                                                                                                                                                                                                                                                                                                           |
|--------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Low Power - STOP               | lp_stop_flash<br>lp_stop_ram             | Enter and exit STOP mode based on RTC values. Program runs continous loop of:  • Toggle output to LED on Freescale evaluation board  • Configure RTC value  • Clear any prior RTC wakeup flag  • Enter STOP mode  • On STOP mode exit, verify correct mode                                                                                                                        |
| Analog-to Digital<br>Converter | adc_flash<br>adc_ram                     | ADC module read inputs using normal scan, continuous mode:     General chip initializatons     Configures pads for analog input and selects ADC channels     ADC calibration     ADC initialization for normal scan     Reads analog input     On a Freescale EVB, one analog input is a pot connected to VDD. The voltage read is output to four LEDs as a scaled binary number. |
| Timed I/O                      | emios_flash<br>emios_ram                 | eMIOS module is used to create timed I/O functions including:  • General chip initializations  • Modulus Conter Buffered (MCB)  • Output Pulse Width Modulation Buffered (OPWMB)  • Output Pulse Width and Frequency Modulation Buffered (OPWFMB)  • Input Period Measurement (IPM)  • Input Pulse Width Measurement (IPWM)                                                       |
| CAN                            | flexcan_flash<br>flexcan_ram             | FlexCAN modules are used to transmit and receive a single CAN 2.0 B message:  • General chip initializations  • Initialize two FlexCAN modules  • Transmit message received by other module                                                                                                                                                                                       |
| LIN                            | linflexd_lin_flash<br>linflexd_lin_ram   | LINFlexD: Transmit and receive LIN messages  • General chip initializations  • Initialize LINFlexD_1 as master at 10.417K baud  • Loop: Master transmits frame, Master transmits header for slave information                                                                                                                                                                     |
| UART                           | linflexd_uart_flash<br>linflexd_uart_ram | LINFlexD module transmits and recieves characters one byte at a time:  • General chip initializations  • Initialize LINFlexD_2 module  • Transmit an initial string of characters  • Loop: Receive a byte then echo it back                                                                                                                                                       |
| SPI                            | spi_flash<br>spi_ram                     | SPI to SPI transfers initiated by software  • General chip initializations  • Initialize DSPI 3 as master and SPI 1 as slave and their pads  • Loop: Write slave response data, write master transmit data, read results                                                                                                                                                          |
| SPI+ DMA                       | spi_dma_flash<br>spi_dma_ram             | SPI to SPI transfers initiated by DMA requests  • General chip initializations  • Configure PBridge to enable DMA to SPI and high priority DMA at crossbar  • Configure eDMA and DMA MUX to connect eDMA to DSPI_3 and SPI_1  • Initialize DSPI 3 and SPI 1 modules and their pads  • Start high speed SPI transfers by enabling eDMA channels for SPI                            |



# 2.1 Hello world

<u>Description</u>: This short project is a starting point to learn basic initialization. The project boots from core 0, the default boot core for MPC5748G. Core 0 performs key initializations and initial optimizations before starting other cores. All cores switch to an output pin low.

Table 2. Source Files - hello program

| Program Folder   | File                                                                     | Revision Date                             |
|------------------|--------------------------------------------------------------------------|-------------------------------------------|
| src              | main_core_0.c<br>main_core_1.c<br>main_core_2.c                          | 12 Feb 2015<br>27 Jan 2015<br>27 Jan 2015 |
| common           | gpio.c<br>platform_inits.c                                               | 21 Jun 2013<br>01 Aug 2013                |
| tgt              | standalone_rom_run.ld<br>standalone_ram.ld<br>various compiler libraries | 10 Sep 2013<br>25 Jul 2013<br>-           |
| tgt\libboardinit | mpc5748g_rev_core0_only.ppc                                              | 27 Jan 2015                               |

Table 3. I/O Connections: hello\_pll program

| Port              | Signal                                    | SIUL_MSCR#      | Comment                                                                    |
|-------------------|-------------------------------------------|-----------------|----------------------------------------------------------------------------|
| PG2<br>PG3<br>PG4 | GPIO output<br>GPIO output<br>GPIO output | 98<br>99<br>100 | Connected to LEDs 1-3 on Freescale evalutaion board using default jumpers. |
| PG7               | CLKOUT                                    | 103             | CLKOUT0 = FIRC divided by 10 (approximately 16MHz/10 = 1.6 MHz)            |

#### **Design Summary**:

- Boot core 0 per BAF configuration in flash
- Perform key initializations before main:
  - Initialize all platform SRAM
  - Initialize instruction and data caches
  - Enable core's branch target buffers for faster execution of branch instructions
  - Intiailzie stack pointer (sp), sda, sda2, RAM variables for core 0
- Perform additional initializations after main
  - Configure memory (wait states etc.)
  - Configure crossbar (if desired).
  - Enable clocks to peripherals as desired. <sup>1</sup>
  - System clock = 16 MHz FIRC (default)

Qorivva Recipes for MPC574xG, Rev. 1

<sup>1.</sup>Rev 0 of MPC5748G requires software to enable clock to SIUL module. Not requried in subsequent versions.



- Start other cores
  - Provide start address
  - Enable core to run in desired MODEs
  - Perform mode transitions to start other cores (sysclk stays at default 16 MHz FIRC)
    - Before each core's main: code initializes its caches, stack pointer/sda/sda2 etc
    - After each core's main: code disable its watchdog, drive pin low
- Core 0 configures CLKOUT pin = FIRC/10 (1.6 MHz)

# 2.1.1 main\_core\_0.c

```
#include "project.h"
extern void ghs board devices init AFTER main (void);
void main() {
 uint32 t i = 0;
 memory config 16mhz(); /* Configure wait states, flash master access, etc. */
 crossbar config();
                         /* Configure crossbar */
                         /* (Example does not require peripheral clock gating)*/
   _ghs_board_devices_init_AFTER_main();    /* Start core 1 & core 2 */
     __ghs_board_devices_init_AFTER_main does the following for cores 1 \& 2 :
     From Core 0 (current core): configures & starts cores 1 & 2 by:
     1. Verifies core is not already running. If it is it returns.
     2. MC ME CCTL[n]: enables all RUN modes for that core
     3. MC ME.CADDR[n]: loads address ghs mpc5748g cpu[n] entry
     4. MC_ME.CADDR[n]: sets RMC bit to reset core on mode change.
     5. Mode transition to DRUN to activate core (RMC clears on mode change)
    From Cores 1 and 2: runs ghs mpc5748g cpu[n] entry which:
     1. branches to ghs e200z4204 core init which:
     2. sets MSR[ME]=1
    3. sets IVPR = 0x4000 0000
     4. initilizes data & instruction caches if they exist
     5. initializes unique sp but common sda & sda2
     6. if main corel exists, branches to it else branches to self
 SIUL2.MSCR[PG2].B.OBE = 1; /* Pad PG2 (98): OBE=1. On EVB active low LED1 */
                             /* Pad PG7 = CLOCKOUT = FIRC / 10 */
  clock_out_FIRC();
  while(1) { i++; }
```

Qorivva Recipes for MPC574xG, Rev. 1

Freescale Semiconductor

5



# 2.1.2 main\_core\_1.c

```
main_core_1() {
   uint32_t j = 0;

SIUL2.MSCR[PG3].B.OBE = 1;  /* Pad PG3 (99) OBE=1. On EVB active low LED2 */
   while(1) {
      j++;
   }
}
```

# 2.1.3 main\_core\_2.c

```
main_core_2() {
  uint32_t k = 0;

SIUL2.MSCR[PG4].B.OBE = 1;  /* Pad PG4 (100) OBE=1. On EVB active low LED3 */
  while(1) {
    k++;
  }
}
```

Qorivva Recipes for MPC574xG, Rev. 1

6 Freescale Semiconductor



# 2.2 Hello world + PLL

<u>Description</u>: This project expands the prior hello world project by additional configurations to start and use the PLL at 160 MHz for the system clock.

**Program Folder Revision Date** File main\_core\_0.c 12 Feb 2015 main\_core\_1.c 27 Jan 2015 27 Jan 2015 main\_core\_2.c common 21 Jun 2013 gpio.c platform\_inits.c 01 Aug 2013 29 Jan 2015 mode\_entry.c standalone\_rom\_run.ld 10 Sep 2013 tgt standalone\_ram.ld 25 Jul 2013 various compiler libraries 27 Jan 2015 tgt\libboardinit mpc5748g\_rev\_core0\_only.ppc

Table 4. Source Files - hello\_pll program

Table 5. I/O Connections: hello\_program

| Port              | Signal                                    | SIUL_MSCR#      | Comment                                                                    |
|-------------------|-------------------------------------------|-----------------|----------------------------------------------------------------------------|
| PG2<br>PG3<br>PG4 | GPIO output<br>GPIO output<br>GPIO output | 98<br>99<br>100 | Connected to LEDs 1-3 on Freescale evalutaion board using default jumpers. |
| PG7               | CLKOUT                                    | 103             | CLKOUT0 = 160 MHz PLL divided by 10 = 16 MHz                               |

#### Design Summary:

- Perform prior hello project sequence but do not start other cores yet
- Initialize clock dividers to peripherals for their maximum frequency based on 160 MHz clock
- Configure PLL for 160 MHz based on 40 MHz crystal input
- Perform mode transition to activate sysclk = 160 MHz PLL
- Configure CLKOUT pin = PLL0/10 (16 MHz)
- Start other cores (as per hello project)

# 2.2.1 main\_core\_0.c

Qorivva Recipes for MPC574xG, Rev. 1



```
system160mhz();
           /* Sets clock dividers= max freq, calls PLL 160MHz function which:
                 MC ME.ME: enables all modes for Mode Entry module
                 Connects XOSC to PLL
                 PLLDIG: LOLIE=1, PLLCAL3=0x09C3 C000, no sigma delta, 160MHz
                 MC ME.DRUN MC: configures sysclk = PLL
                 Mode transition: re-enters DRUN mode
           * /
SIUL2.MSCR[PG2].B.OBE = 1; /* Pad PG2 (98): OBE=1. On EVB active low LED1 */
clock out FMPLL();
                            /* Pad PG7 = CLOCKOUT = PLL0/10 */
 _ghs_board_devices_init_AFTER_main();    /* start cores 1 & 2 */
  __ghs_board_devices_init_AFTER_main does the folowing for cores 1 & 2 :
  From Core 0 (current core): configures & starts cores 1 & 2 by:
   1. Verifies core is not already running. If it is it returns.
   2. MCME CCTL[n]: enables all RUN modes for that core
   3. MC ME.CADDR[n]: loads address ghs_mpc5748g_cpu[n]_entry
   4. MC ME.CADDR[n]: sets RMC bit to reset core on mode change.
   5. Mode transition to DRUN to activate core (RMC cleared on mode change)
  From Cores 1 and 2: runs __ghs_mpc5748g_cpu[n]_entry which:
   1. branches to ghs e200z4204 core init which:
   2. sets MSR[ME]=1
   3. sets IVPR = 0x4000 0000
   4. initilizes data & instruction caches if they exist
   5. initializes unique sp but common sda & sda2
   6. if main corel exists, branches to it else branches to self
while(1) { i++; }
```

# 2.2.2 main core 1.c

# 2.2.3 mainc\_core\_2.c

Qorivva Recipes for MPC574xG, Rev. 1

8 Freescale Semiconductor



# 2.3 Hello world + PLL + Interrupts

<u>Description</u>: Expanding the prior hello\_pll project, here each core generates a PIT timer interrupt that is serviced by core. The PIT interrupt service routines toggle the output connected to LEDs on Freescale evaluation boards. The PIT counts at a rate of sysclk/4. The PIT timers count down from an initial load value and generate an interrupt request when they reach zero. The table below summaries the program behaviour

| LED  | ISR Controlling LED | Core Executing             | Toggle Period                                  |
|------|---------------------|----------------------------|------------------------------------------------|
| LED1 | PIT0_isr            | ISR: Core 0                | 1 sec (PIT timer 0 timeout)                    |
| LED2 | PIT1_isr            | ISR: Core 1                | 0.5 sec (PIT timer 1 timeout)                  |
| LED3 | PIT2_isr            | ISR: Core 2                | 0.25 sec (PIT timer 2 timeout)                 |
| LED4 | Software IRQ # 1    | IRQ: Core 0<br>ISR: Core 1 | 4 sec (4 Core 0 PIT timeouts x 1 sec/ timeout) |

Table 6. hello\_pll\_interrupt program behaviour

Each core has it's own Interrupt Vector Prefix Register (spr IVPR) which provides the upper address bits for interrupts for that core. IVPR is different for each core, so each core has a unique branch table for core interrupts in this example.

The interrupt controller (INTC) is configured for software vector mode for all cores. All cores use the same base for the INTC ISR vector table. Interrupt requests to the INTC can be routed to any core or even multiple cores. Generally, a peripheral will only send an interrupt request to one core.

| Program Folder                               | File                                                                                          | Revision Date                                                           |
|----------------------------------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| src                                          | main_core_0.c<br>main_core_1.c<br>main_core_2.c                                               | 12 Feb 2015<br>27 Jan 2015<br>27 Jan 2015                               |
|                                              | intc_SW_mode_isr_vectors_MPC5748G.c                                                           | 12 Feb 2014                                                             |
| common                                       | cores_0_2_interrupt_vectors.s cores_0_2_IVOR4_handlers.s gpio.c platform_inits.c mode_entry.c | 20 Aug 2013<br>13 Sep 2013<br>21 Jun 2013<br>01 Aug 2013<br>29 Jan 2015 |
| tgt                                          | standalone_rom_run.ld<br>standalone_ram.ld<br>various compiler libraries                      | 10 Sep 2013<br>25 Jul 2013<br>-                                         |
| tgt\libboardinit mpc5748g_rev_core0_only.ppc |                                                                                               | 27 Jan 2015                                                             |

Table 7. Source Files - hello\_pll\_interrupt program



#### Table 8. I/O Connections: hello\_pll\_interrupt program

| Port | Signal      | SIUL_MSCR# | Comment                                                                    |
|------|-------------|------------|----------------------------------------------------------------------------|
| PG2  | GPIO output | 98         | Connected to LEDs 1-4 on Freescale evalutaion board using default jumpers. |
| PG3  | GPIO output | 99         |                                                                            |
| PG4  | GPIO output | 100        |                                                                            |
| PG5  | GPIO output | 101        |                                                                            |

## **Design Summary**:

Core 0 (boot core) reset to end of main:

- Perform general project sequence in the prior hello pll project, but do not starting other cores yet
- Configure sysclk as PLL at 160 MHz based on 40 MHz crystal input
  - Includes configuring clock dividers to peripherals for their maximum frequencies based on 160 MHz sysclk. (PIT clock is initialized to sysclk/4 = 40 MHz)
- Perform mode transition to activate sysclk = 160 MHz PLL
- Intialize software interrupt 1
- Initialize PIT module
- Initialize PIT Timer 0 to interrupt core 0
- Initialize and enable interrupts for core 0
- Start other cores
- Wait forever

#### Core 1 start to end of main:

- Before main: Perform general initializations as in hello project
- Disable watchdog SWT 1
- Enable core's branch target buffers
- Initialize PIT timer 1 to interrupt core 1
- Initialize and enable interrupts for core 1
- Wait forever

#### Core 2 start to end of main:

- Before main: Perform general initializations as in hello project
- Disable watchdog SWT 2
- Enable core's branch target buffers
- Initialize PIT timer 1 to interrupt core 2
- Initialize and enable interrupts for core 2
- Wait forever

## Cores 0 - 2 IVOR4 Interrupt (same steps for each core):

- Save appropriate registers for calling a C function (volatile registers)
- Read INTC vector number (IACKR) to identify the interrupt source

#### Qorivva Recipes for MPC574xG, Rev. 1

11



- Re-enable core's interrupts to allow nesting of higher priority interrupts
- Call appropriate Interrupt Service Routine (ISR) based on vector number
- (After return form interrupt's service routine) Restore registers
- Disable interrupts
- Restore prior interrupt priority
- Restore stack
- Return from interrupt (restores interrupts to core as enabled again)

## PIT0 ISR (serviced by Core 0):

- Increment a counter
- Toggle output to LED1 on Freescale EVB
- Every 4th ISR, generate software 1 interrupt request and reset counter
- Clear flag

## PIT1 ISR (serviced by Core 1):

- Increment a counter
- Toggle output to LED2 on Freescale EVB
- · Clear flag

## SW 1 ISR (serviced by Core 1):

- Toggle output to LED4 on Freescale EVB
- Clear flag

## PIT2 ISR (serviced by Core 2):

- Increment a counter
- Toggle output to LED3 on Freescale EVB
- Clear flag



## 2.3.1 main core 0.c

```
extern void ghs board devices init AFTER main (void);
extern const vuint32 t intc sw mode isr vector table [];
uint32 t PITO ctr = 0; /* Counter for # of PIT 0 ISRs */
void SW INT 1 init(void) {
   INTC.PSR[1].B.PRC_SELN = 0x4; /* IRQ sent to Core 1 */
   INTC.PSR[1].B.PRIN =0 \times 0 F;
                              /* IRQ priority = 4 (15 = highest) */
void PIT0_init(uint32_t LDVAL) {
   PIT.TIMER[0].LDVAL.R = LDVAL; /* Load # Pit clocks to count */
   INTC.PSR[226].B.PRC SELN = 0x8; /* IRQ sent to Core 0 */
                               /* IRQ priority = 10 (15 = highest) */
   INTC.PSR[226].B.PRIN =11;
                              /* enable channel */
   PIT.TIMER[0].TCTRL.B.TEN = 1;
void init INTC core 0 (void) {
                         /\star Software vector mode used for Core 0 \star/
 INTC.BCR.B.HVEN0 = 0;
                        /\star Lower core 0's INTC current priority to 0 \star/
 INTC.CPR[0].B.PRI = 0;
 INTC.IACKR[0].R = (uint32 t) &intc sw mode isr vector table[0];
                           /* Load address of first ISR vector in table */
 IVPR init core 0();
                          /* Initialize core's spr IVPR register */
 asm("wrteei 1");
                          /* Enable ext IRQ to core (after IVPR loaded) */
/* peri clock gating
/* Description: Configures enabling clocks to peri modules or gating them off*/
/*
             Default PCTL[RUN CFG]=0, so by default RUN PC[0] is selected.*/
/*
             RUN PC[0] is configured here to gate off all clocks.
void peri clock gating (void) {
 MC ME.RUN PC[0].R = 0 \times 000000000; /* gate off clock for all RUN modes */
 MC ME.RUN PC[1].R = 0x000000FE; /* config. peri clock for all RUN modes */
 MC_ME.PCTL[91].B.RUN_CFG = 0x1; /* PIT: select peri. cfg. RUN_PC[1] */
}
void main(){
   uint32 t i = 0;
   memory config 160mhz(); /* Config. wait states, flash master access, etc*/
   crossbar config();
                         /* Configure crossbar */
                         /* Config gating/enabling peri. clocks for modes*/
   peri clock gating();
                         /* Configuration occurs after mode transition! */
   system160mhz();
   /* Sets clock dividers= max freq,
      calls PLL 160MHz function which:
      MC ME.ME: enables all modes for Mode Entry module
      Connects XOSC to PLL
      PLLDIG: LOLIE=1, PLLCAL3=0x09C3 C000, no sigma delta, 160MHz
      MC ME.DRUN_MC: configures sysclk = PLL
      Mode transition: re-enters DRUN which activates PLL=sysclk & peri clks
      */
```



```
initGPIO();
                      /* Init LED, buttons & vars for Freescale EVB */
                      /* Initialize SW INT1 (to be serviced by core 1) */
    SW INT 1 init();
    PIT.MCR.B.MDIS = 0; /* Enable PIT module. NOTE: PIT module must be
                        /* enabled BEFORE writing to it's registers.
                                                                             */
                        /* Other cores will write to PIT registers so the
                                                                             */
                        /* PIT is enabled here before starting other cores.
                                                                             */
    PIT.MCR.B.FRZ = 1; /* Freeze PIT timers in debug mode */
    PITO init(40000000); /* Initalize PIT channel 0 for desired SYSCLK counts*/
             /* timeout= 40M PITclks x 4 sysclks/1 PITclk x 1 sec/160Msysck */
                       = 40M \times 4 / 160M = 160/160 = 1 sec. */
    init INTC core 0(); /* Initialize & enable INTC's IRQs to core 0 */
     ghs board devices init AFTER main(); /* start cores 1 & 2 */
    /* ghs board devices_init_AFTER_main does the following for cores 1 \& 2 :
       From Core 0 (current core): configures & starts cores 1 & 2 by:
       1. Verifies core is not already running. If it is it returns.
       2. MCME_CCTL[n]: enables all RUN modes for that core
       3. MC_ME.CADDR[n]: loads address __ghs_mpc5748g_cpu[n]_entry
       4. MC ME.CADDR[n]: sets RMC bit to reset core on mode change.
       5. Mode transition to DRUN to activate core (RMC cleared on mode change)
       From Cores 1 and 2: runs __ghs_mpc5748g_cpu[n]_entry which:
       1. branches to __ghs_e200z4204_core_init which:
       2. sets MSR[ME]=1
       3. sets IVPR = 0x4000 0000
       4. initilizes data & instruction caches if they exist
       5. initializes unique sp but common sda & sda2
       6. if main corel exists, branches to it else branches to self
       */
    while(1){
       i++;
/************ INTERRUPT SERVICE ROUTINES ******************************/
void PITO isr(void) {
   PITO ctr++;
                              /* Increment ISR counter */
                              /* Toggle LED1 port */
   LED1 = \sim LED1;
    if(PIT0 ctr == 4) {
     PIT0 ctr = 0;
                             /* Clear counter */
     INTC SSCIR1 = 0 \times 02;
                             /* Generate SW flag 2 interrupt request */
    PIT.TIMER[0].TFLG.R = 1; /* Clear interrupt flag */
```



## 2.3.2 main core 1.c

```
extern const vuint32 t intc sw mode isr vector table [];
extern void IVPR_init_core_1(void);
uint32 t PIT1 ctr = 0;  /* Counter for # of PIT 1 ISRs */
void PIT1 init(uint32 t LDVAL) {
   PIT.TIMER[1].LDVAL.R = LDVAL; /* load PIT counter */
   PIT.TIMER[1].TCTRL.B.TIE = 1;
                                   /* enable interrupt */
                                   /* IRQ sent to Core 1 */
   INTC.PSR[227].B.PRC SELN = 0x4;
   INTC.PSR[227].B.PRIN = 0x9;
                                    /* IRQ priority = 9 (15 = highest) */
   PIT.TIMER[1].TCTRL.B.TEN = 1;
                                   /* enable channel */
}
void init INTC core 1 (void) {
 INTC.BCR.B.HVEN1 = 0;
                          /* Software vector mode used for Core 1 */
 INTC.CPR[1].B.PRI = 0;  /* Lower core 1's INTC current priority to 0 */
 INTC.IACKR[1].R = (uint32_t) &intc_sw_mode_isr_vector_table[0];
                             /* Load address of first ISR vector in table */
                           /* Initialize core's spr IVPR register */
 IVPR init core 1();
 asm("wrteei 1");
                           /* Enable ext IRQ to core (after IVPR loaded) */
}
void main core 1(){
 uint32 t j = 0;
 PIT1 init(2000000);
            /* timeout= 20M PITclks x 4 sysclks/1 PITclk x 1 sec/160Msysck */
                  = 20M \times 4 / 160M = 80/160 = 0.5 sec. */
                      /* Initialize & enable INTC's IRQs to core 1 */
 init INTC core 1();
 while(1){
   j++;
 }
}
/************ INTERRUPT SERVICE ROUTINES ***********************/
void PIT1_isr(void) {
   PIT1 ctr++;
                            /* Increment ISR counter */
                            /* Toggle LED2 port */
   LED2 = \sim LED2;
   PIT.TIMER[1].TFLG.R = 1; /* Clear interrupt flag */
void SW_INT_1_isr(void) {
   LED4 = \sim LED4;
                            /* Toggle LED4 */
   INTC SSCIR1 = 0 \times 01;
                           /* Clear interrupt flag */
}
```



# 2.3.3 main core 2.c

```
extern const vuint32 t intc sw mode isr vector table [];
extern void IVPR_init_core_2(void);
uint32_t PIT2_ctr = 0;  /* Counter for # of PIT 2 ISRs */
void PIT2 init(uint32 t LDVAL) {
  PIT.TIMER[2].LDVAL.R = LDVAL; /* load PIT counter */
                                /* enable interrupt */
   PIT.TIMER[2].TCTRL.B.TIE = 1;
   INTC.PSR[228].B.PRIN =11;
                                  /* IRQ priority = 10 (15 = highest) */
   PIT.TIMER[2].TCTRL.B.TEN = 1;
                                 /* enable channel */
}
void init INTC core 2 (void) {
 INTC.BCR.B.HVEN2 = 0;
                           /* Software vector mode used for Core 2 */
 INTC.CPR[2].B.PRI = 0; /* Lower core 2's INTC current priority to 0 */
 INTC.IACKR[2].R = (uint32_t) &intc_sw_mode_isr_vector_table[0];
                           /* Load address of first ISR vector in table */
                           /* Initialize core's spr IVPR register */
 IVPR init core 2();
 asm("wrteei 1");
                          /* Enable ext IRQ to core (after IVPR loaded) */
}
void main_core_2() {
   uint32_t k = 0;
   PIT2 init(1000000);
           /* timeout= 10M PITclks x 4 sysclks/1 PITclk x 1 sec/160Msysck */
              = 10M \times 4 / 40M = 40/160 = 0.25 sec. */
   init INTC core 2(); /* Initialize & enable INTC's IRQs to core 2 */
   while(1){
      k++;
}
/************ INTERRUPT SERVICE ROUTINES *************************/
void PIT2 isr(void) {
   PIT2 ctr++;
                          /* Increment ISR counter */
   LED3 = \sim LED3;
                          /* Toggle LED3 port */
   PIT.TIMER[2].TFLG.R = 1; /* Clear interrupt flag */
}
```



# 2.3.4 intc\_SW\_mode\_isr\_vectors\_MPC5748G.c (partial file listing)

```
extern void SW INT 1 isr(void); /* Vector # 1 Software setable flag 1
                                                                             SSCIR0[CLR1] */
extern void PITO isr(void); /* Vector # 226 Periodic Interrupt Timer (PITO) PIT 1 TFLGO[TIF] */
extern void PIT1 isr(void); /* Vector # 227 Periodic Interrupt Timer (PIT1) PIT 1 TFLG1[TIF] */
extern void PIT2 isr(void); /* Vector # 228 Periodic Interrupt Timer (PIT2) PIT 1 TFLG2[TIF] */
void (dummy) (void);
#pragma ghs section rodata =".intc sw mode isr vector table"
const uint32 t intc sw mode isr vector table[] = {
(uint32 t) &dummy, /* Vector #
                               0 Software setable flag 0 SSCIR0[CLR0] */
(uint32 t) &SW INT 1 isr, /* Vector # 1 Software setable flag 1 SSCIR0[CLR1] */
(uint32 t) &dummy, /* Vector # 2 Software setable flag 2 SSCIRO[CLR2] */
(uint32_t) &dummy, /* Vector #
                              3 Software setable flag 3 SSCIR0[CLR3] */
(uint32_t) &dummy, /* Vector # 4 Software setable flag 4 SSCIR0[CLR4] */
(uint32 t) &dummy, /* Vector # 5 Software setable flag 5 SSCIRO[CLR5] */
(uint32_t) &dummy, /* Vector #
                              6 Software setable flag 6 SSCIR0[CLR6] */
(uint32 t) &dummy, /* Vector # 7 Software setable flag 7 SSCIR0[CLR7] */
(uint32_t) &dummy, /* Vector #
                               8 Software setable flag 8 SSCIRO[CLR8] */
(uint32 t) &dummy, /* Vector #
                               9 Software setable flag 9 SSCIR0[CLR9] */
(uint32_t) &dummy, /* Vector # 10 Software setable flag 10 SSCIR0[CLR10] */
(uint32 t) &dummy, /* Vector # 11 Software setable flag 11 SSCIR0[CLR11] */
(uint32 t) &dummy, /* Vector # 12 Software setable flag 12 SSCIR0[CLR12] */
(uint32 t) &dummy, /* Vector # 13 Software setable flag 13 SSCIR0[CLR13] */
(uint32 t) &dummy, /* Vector # 14 Software setable flag 14 SSCIRO[CLR14] */
(uint32 t) &dummy, /* Vector # 15 Software setable flag 15 SSCIR0[CLR15] */
(uint32 t) &dummy, /* Vector # 16 Software setable flag 16 SSCIR0[CLR16] */
(uint32 t) &dummy, /* Vector # 17 Software setable flag 17 SSCIR0[CLR17] */
(uint32 t) &dummy, /* Vector # 18 Software setable flag 18 SSCIR0[CLR18] */
(uint32 t) &dummy, /* Vector # 19 Software setable flag 19 SSCIR0[CLR19] */
(uint32 t) &dummy, /* Vector # 20 Software setable flag 20 SSCIR0[CLR20] */
(uint32_t) &dummy, /* Vector # 21 Software setable flag 21 SSCIR0[CLR21] */
(uint32_t) &dummy, /* Vector # 22 Software setable flag 22 SSCIR0[CLR22] */
(uint32 t) &dummy, /* Vector # 23 Software setable flag 23 SSCIR0[CLR23] */
(uint32_t) &dummy, /* Vector # 24 */
(uint32 t) &dummy, /* Vector # 25 */
(uint32 t) &dummy, /* Vector # 26 */
(uint32_t) &dummy, /* Vector # 27 */
(uint32 t) &dummy, /* Vector # 28 */
(uint32 t) &dummy, /* Vector # 29 */
(uint32_t) &dummy, /* Vector # 30 */
(uint32_t) &dummy, /* Vector # 31 */
(uint32_t) &dummy, /* Vector # 32 Platform watchdog timer0 SWT_0_IR[TIF] */
(uint32 t) &dummy, /* Vector # 33 Platform watchdog timer1 SWT 1 IR[TIF] */
..... etc. for all 753 INTC vectors .....
void dummy (void) { /* Dummy ISR vector to trap undefined ISRs */
   while (1) {}; /* Wait forever or for watchdog timeout */
```

Qorivva Recipes for MPC574xG, Rev. 1

Freescale Semiconductor



# **2.3.5** cores\_0-2\_IVOR4\_handlers.s (partial listing for core 0 code subset)

```
# STACK FRAME DESIGN: Depth: 20 words (0x50, or 80 bytes)
 #
             *****
                           Differences from exisitng stack frame:
 #
    0x2C-50 * GPR4-12 *
             * GPR3
    0x28
             * GPR0
    0x24
            * XER
    0x20
                            CR
    0 \times 1 C
               CTR
    0x18
            * LR
                            CTR
    0x14
            * CR
                            LR
            * SRR1
    0x10
            * SRR0
    0x0C
            * origGPR3 *
    0x08
                           padding
    0 \times 04
           * padding *
                           reserved for LR of calling function
            * SP
    0x00
             *****
   .globl IVOR4 Handler core 0
    .equ INTC IACKRO, 0xFC040020 # core 0 Interrupt Acknowledge Reg address
   .equ INTC EOIRO, 0xFC040030 # core 0 End Of Interrupt Reg address
   .section .vletext, vax
   .vle
.align 4
IVOR4 Handler core 0:
prologue core 0:
   e stwu r1,-0x50 (r1)
                                     # Create stack frame and store back chain
   e stmvsrrw 0x0c (r1)
                                     # Save SRR[0-1] (must be done before enabling MSR[EE])
   se stw r3, 0x08 (r1)
                                    # Save working register (r3)
   e lis
             r3, INTC IACKR0@ha
                                    # Save address of INTC IACKRO in r3
   se lwz r3, INTC IACKR0@1(r3) # Save contents of INTC IACKR0 in r3 (vector table address)
   wrteei
           1
                                # Set MSR[EE] (must wait a couple clocks after reading IACKR)
                                # Read ISR address from Interrupt Vector Table using pointer
   se lwz r3, 0x0(r3)
                  0x14 (r1)
                                     # Save CR, LR, CTR, XER
   e stmvsprw
             r3
                                     # Copy ISR address (from IACKR) to LR for next branch
   se mtLR
   e stmvgprw
                  0x24 (r1)
                                     # Save GPRs, r[0, 3-12]
   se blrl
                                 # Branch to ISR, with return to next instruction (epilogue)
epilogue core 0:
   e lmvsprw
                  0x14 (r1)
                                     # Restore CR, LR, CTR, XER
   e_lmvgprw
                  0x24 (r1)
                                     \# Restore GPRs, r[0,3-12]
   e lis
              r3, INTC EOIR0@ha
                                     # Load upper half of INTC EOIRO address to r3
                                     # Ensure prior clearing of interrupt flag commpleted.
   mbar
   wrteei
              0
                                     # Disable interrupts
   se_stw
             r3, INTC EOIR0@1(r3)
                                    # Load lower half of INTC EOIRO address to r3 and
                                     # write contents of r3 to INTC EOIRO
   se lwz
              r3, 0x08 (r1)
                                    # Restore working register (r3) (original value)
   e lmvsrrw
                  0x0c (r1)
                                     # Restore SRR[0-1]
              r1, r1, 0x50
                                     # Reclaim stack space
   e add16i
   se rfi
                                     # End of Interrupt Handler - re-enables interrupts
```

Qorivva Recipes for MPC574xG, Rev. 1



# **2.3.6** cores\_0-2\_interrupt\_vectors.s (partial listing for core 0 code subset)

```
.qlobl
            IVPR init core 0
           IVOR4_Handler_core_0
   .globl
   .equ SIXTEEN BYTES, 4
                        # 16 byte alignment - required for table entries
   .section .vletext, vax
   .vle
IVPR_init_core_0:
   e_lis r5, __core_0_IVPR@h # Initialize core IVPR from symbol in link file
   e_or2i r5, __core_0_IVPR@1
   mtIVPR r5
   se blr
#-----
                CORE 0 Vector Branch Table
#-----
   .section
            ".xcptn core 0", "va"
   .vle
# Branch table for core interrupt handlers:
                            .align SIXTEEN BYTES
IVOR0 handler core 0:
                            # IVOR 0 interrupt handler (Critical Interrupt)
  e b IVORO handler core 0
                            .align SIXTEEN BYTES
IVOR1_handler_core_0:
                            # IVOR 1 interrupt handler (Machine Check)
  e b IVOR1 handler core 0
                            .align SIXTEEN BYTES
IVOR2 handler core 0:
                            # IVOR 2 interrupt handler (Data Storage)
  e_b IVOR2_handler_core_0
                            .align SIXTEEN BYTES
IVOR3_handler_core_0:
                            # IVOR 3 interrupt handler (Instruction Storage)
  e b IVOR3 handler core 0
                            .align SIXTEEN BYTES
                            # IVOR 4 interrupt handler (External Interrupt)
  e b IVOR4 Handler core 0
                            .align SIXTEEN BYTES
IVOR5 handler core 0:
                            # IVOR 5 interrupt handler (Alignment)
  e b IVOR5 handler core 0
                            .align SIXTEEN BYTES
IVOR6 handler core 0:
                            # IVOR 6 interrupt handler (Program)
  e_b IVOR6_handler_core 0
                            .align SIXTEEN BYTES
IVOR7_handler_core_0:
                            # IVOR 7 interrupt handler (Float Pt Unavail)
  e_b IVOR7_handler_core_0
                            .align SIXTEEN BYTES
IVOR8 handler core 0:
                            # IVOR 8 interrupt handler (System Call)
  e b IVOR8 handler core 0
                            .align SIXTEEN BYTES
IVOR9_handler_core_0:
                            # IVOR 9 interrupt handler (AP Unavail)
  e b IVOR9 handler core 0
..... etc. for up to IVOR15 and other cores .....
```

Qorivva Recipes for MPC574xG, Rev. 1



# 2.4 DMA + PBridge + SMPU

<u>Description</u>: Two DMA transfers are performed using separate Transfer Control Descriptors (TCDs):

- Memory to memory
  - A string of bytes is transferred from memory to SRAM memory.
  - Cache coherency must be addressed because core data caches are enabled and eDMA writes to data memory without the knowledge of the core caches.
  - The System Memory Protection Unit (SMPU) will be configured to include one memory region which will bypasses cache ("cache inhibited"). This ensures cores read (and write) directly from RAM rather than cache for the shared RAM region.
- Memory to peripheral
  - A string of bytes is written to a GPIO output port. On a Freescale EVB the port is connected to an LED.
  - Peripheral Bridge (PBridge) default configuration must be changed to allow eDMA to access the desired peripheral.

Both examples use software to initiate the transfer instead of a peripheral's DMA request hardware. The intent is to get users familiar with eDMA terms and operations. Stepping through code in the transfer loop allows viewing TCD changes with a debugger.

The TCD describes the channel's transfer. Each channel has a structure shown in the figure below. At reset, the fields are cleared on MPC574xG. The DMA multiplexer is not needed here, hence not initialized.

Only one byte of data will be transferred with each DMA service request. Hence the "minor loop" is simply one transfer, which transfers one byte. The "major loop" here consists of 12 minor loop iterations.

Because a peripheral is not involved in this example, automatic DMA handshaking will not occur. Instead, the software handshaking given here must be implemented for each transfer:

- Start DMA service request (set a START bit).
- Poll when that request is done (check the CITER bit field).

These steps appear "messy" for every transfer, which is only a byte in this example. However, remember that when using actual peripherals, software never has to do these steps; they are done automatically by hardware. The purpose of this example is to illustrate how to set up a DMA transfer.

Figure 1. eDMA Transfer Control Descriptor (TCD) Structure<sup>1</sup>



<sup>&</sup>lt;sup>1</sup> The fields implemented in Word 2 depend on whether EDMA\_CR[EMLM] bit is set to 0 or 1.

The START bit is normally set by the peripheral requesting service. Once the DMA processing engine activates the channel, the ACTIVE bit is set. (If the DMA engine was busy servicing other channels, one could cancel the transfer by clearing the START bit. The ACTIVE bit would then need to be checked to ensure service did not start on that channel.

**PBridge**. By reset default, MPC5648G's eDMA does not have read or write access to any peripheral! This is the default configuration of PBRIDGE A and PBRIDGE B. This can be changed in registers Master Privilege Register A and Master Privilege Regsiter B of modules AIPSx\_MPRA and AIPSxMPRB. See table below for mapping of masters.

<sup>1.</sup>MPC5748G Reference Manual, Rev 3, page 3358



Table 9. MPC5748G Mapping of Masters #s to Crossbars and PBridges

| Master                | Crossbar Physical Master # (AXBS_0) | Crossbar Physical Master # (AXBS_1) | PBridges Logical<br>Master # |
|-----------------------|-------------------------------------|-------------------------------------|------------------------------|
| e200z4a - Instruction | 0                                   |                                     | 0                            |
| e200z4a - data        | 1                                   |                                     | 0                            |
| e200z4b - Instruction | 2                                   |                                     | 1                            |
| e200z4b - data        | 3                                   |                                     | 1                            |
| e200z2 - Instruction  | 4                                   |                                     | 2                            |
| e200z2 - data         | 5                                   |                                     | 2                            |
| eDMA                  | 6                                   |                                     | 4                            |
| HSM                   | 7                                   |                                     | 3                            |
| AXBS_0 - slave 3      |                                     | 0                                   | -                            |
| AXBS_0 - slave 4      |                                     | 1                                   | -                            |
| Ethernet              |                                     | 2                                   | 5                            |
| FlexRay               |                                     | 3                                   | 6                            |
| MLB                   |                                     | 4                                   | 7                            |
| USB_0                 |                                     | 5                                   | 11                           |
| USB_1                 |                                     | 6                                   | 12                           |
| SDHC                  |                                     | 7                                   | 13                           |

**SMPU.** Cache coherency is an issue when there are multiple masters sharing data. In this example the first DMA writes to SRAM. The core, and hence JTAG debugger, may read the variable and it will automatically go into its data cache. Subsequent reads of the array will not contain any updates to the array in SRAM done by DMA.

The solution implmented here is to cache inhibit the arrray writtin to by DMA. This is done by the SMPU. Simply two memory regions are defined: one for all of SRAM, the other for a subset within the first SRAM region. The smaller subset is for data written by DMA. This second region will have the Cache Inhibit (CI) attribute = 1. SMPU attributes are OR'd together where regions overlap, so just that variable is cache inhibited. Minimum regions size is 16 bytes, as used here.



Table 10. Source Files: DMA + PBridge + SMPU program

| Program Folder   | File                                                                     | Revision Date                             |
|------------------|--------------------------------------------------------------------------|-------------------------------------------|
| src              | main_core_0.c edma.c smpu.c                                              | 30 Apr 2015<br>09 Apr 2015<br>09 Apr 2015 |
| common           | gpio.c<br>platform_inits.c<br>mode_entry.c                               | 21 Jun 2013<br>01 Aug 2013<br>29 Jan 2015 |
| tgt              | standalone_rom_run.ld<br>standalone_ram.ld<br>various compiler libraries | 10 Sep 2013<br>25 Jul 2013<br>-           |
| tgt\libboardinit | mpc5748g_rev_core0_only.ppc                                              | 27 Jan 2015                               |

Table 11. I/O Connections: DMA + PBridge + SMPU program

| Port | Signal      | SIUL_MSCR# | Comment                                                                 |
|------|-------------|------------|-------------------------------------------------------------------------|
| PG2  | GPIO output | 98         | Connected to LED 1 on Freescale evalutaion board using default jumpers. |

## **Design Summary**:

- Perform general chip initializations such as in previous hello world projects including:
  - setting sysclk to 160 MHC PLL
  - enabling a port as output, which is connected to LED 1on Freescale EVBs
  - adding read/write ability for other master besides cores (like eDMA)
- Initialize DMA channel arbitration (to reset default values)
- Initialize DMA TCDs:
  - TCD0: perform memory to memory copy of array.
  - TCD1: transfer bytes to peripheral (GPIO port pin output)
- For TCD0 then TCD1: enable and start channel's first DMA request by software
- Loop: While not on the last DMA transfer (last current iteration)
  - wait for prior transfer to complete
  - initiate by software the next request (set START bit again)

23



## 2.4.1 main core 0.c

```
/* bridges config
/* Description: Configures bridges to provide desired RWX and user/supervisor*/
              access and priorites by crossbar masters to crossbar slaves. */
          *************************
void bridges config (void) {
      AIPS A.MPRA.R \mid= 0x00007000; /* Enable DMA RWU for PBRIDGE A */
void main(){
 volatile uint32 t i = 0;
                                  /* Dummy idle counter */
 memory_config_160mhz(); /* Configure wait states, flash master access, etc.*/
 crossbar_config(); /* Configure crossbar */
                      /\star Enable R/W to peripherals by DMA & all masters \!\!\!\!\!\!\!^\star/
 bridges config();
 smpu config();
                      /* Cache inhibit a RAM region for shared data */
 system160mhz();
                      /* sysclk=160MHz, dividers configured, mode trans*/
 SIUL2.GPDO[PG2].R = 1; /* Pad PG2 (98): Output=1 (EVB's LED1 off) */
 SIUL2.MSCR[PG2].B.OBE = 1; /* Pad PG2 (98): Enable output to pad */
 init edma channel arbitration(); /* Initialze arbitration among channels */
 initTCDs();
                       /* Initialize DMA Transfer Control Descriptors */
 EDMA.SERQ.R = 0;
                       /* Enable EDMA channel 0 */
                       /* Initiate DMA service using software activation: */
 EDMA.SSRT.R = 0;
                       /* Set chan 0 START bit to initiate 1st minor loop */
 while (EDMA.TCD[0].CITER.ELINKNO.B.CITER != 1) {
                       /* while CITER != 1 (not on last minor loop), */
                       /* wait for START=0 and ACTIVE=0 */
   while ((EDMA.TCD[0].CSR.B.START == 1) | (EDMA.TCD[0].CSR.B.ACTIVE == 1)) {}
                    /* Set chan 0 START bit again for next minor loop */
   EDMA.SSRT.R = 0;
 }
 EDMA.SSRT.R = 1;
                      /* Set chan 1 START bit to initiate 1st minor loop */
 while (EDMA.TCD[1].CITER.ELINKNO.B.CITER != 1) {
                       /* while CITER != 1 (not on last minor loop), */
                       /* wait for START=0 and ACTIVE=0 */
   while ((EDMA.TCD[1].CSR.B.START == 1) | (EDMA.TCD[1].CSR.B.ACTIVE == 1)) {}
   EDMA.SSRT.R = 1; /* Set chan 0 START bit again for next minor loop ^*/
 while (1) {i++;}
```



### 2.4.2 edma.c

```
uint8 t TCD0 SourceData[] = {"Hello World\n"};
#pragma alignvar (16)
                            /* Align for cache inhibit variable with SMPU */
uint8 t TCD0 Destination[13];
#pragma alignvar (16)
uint8 t TCD1 SourceData[] = \{0x1,0x0,0x1,0x0,0x1,0x0,0x1,0x0,0x1,0x0,0x1,0x0\};
void initTCDs(void) {
                                    /* Transfer string to port pin output */
 EDMA.TCD[0].SADDR.R = (vuint32_t) &TCD0_SourceData; /* Load source address*/
 EDMA.TCD[0].ATTR.B.SSIZE = 0; /* Read 2**0 = 1 byte per transfer */
 EDMA.TCD[0].ATTR.B.SMOD = 0;
                                      /* Source modulo feature not used */
                                      /* After transfer add 1 to src addr*/
 EDMA.TCD[0].SOFF.R = 1;
 EDMA.TCD[0].SLAST.R = -12;
                                       /* After major loop, reset src addr*/
 EDMA.TCD[0].DADDR.R = (vuint32 t) &TCD0 Destination; /* Load dest. address*/
 EDMA.TCD[0].ATTR.B.DSIZE = 0;
                                       /* Write 2**0 = 1 byte per transfer*/
                                       /* Dest. modulo feature not used */
 EDMA.TCD[0].ATTR.B.DMOD = 0;
 EDMA.TCD[0].DOFF.R = 1;
                                       /* After transfer add 1 to dst addr*/
 EDMA.TCD[0].DLASTSGA.R = 0;
                                       /* After major loop no dest addr change*/
 EDMA.TCD[0].NBYTES.MLNO.R = 1;
                                      /* Transfer 1 byte per minor loop */
 EDMA.TCD[0].BITER.ELINKNO.B.ELINK = 0; /* No Enabling channel LINKing */
 EDMA.TCD[0].BITER.ELINKNO.B.BITER = 13; /* 12 minor loop iterations */
 EDMA.TCD[0].CITER.ELINKNO.B.ELINK = 0; /* No Enabling channel LINKing */
 EDMA.TCD[0].CITER.ELINKNO.B.CITER = 13; /* Init. current iteraction count */
 EDMA.TCD[0].CSR.B.DREQ = 1;
                                 /* Disable channel when major loop is done*/
                                 /* No interrupt when major count half complete */
 EDMA.TCD[0].CSR.B.INTHALF = 0;
 EDMA.TCD[0].CSR.B.INTMAJOR = 0; /* No interrupt when major count completes */
 EDMA.TCD[0].CSR.B.MAJORELINK = 0; /* Dynamic program is not used */
 EDMA.TCD[0].CSR.B.MAJORLINKCH = 0; /* No link channel # used */
 /* Default bandwidth control- no stalls */
 EDMA.TCD[0].CSR.B.BWC = 0;
 EDMA.TCD[0].CSR.B.START = 0; /* Initialize status flags START, DONE, ACTIVE */
 EDMA.TCD[0].CSR.B.DONE = 0;
 EDMA.TCD[0].CSR.B.ACTIVE = 0;
 EDMA.TCD[1].SADDR.R = (vuint32 t) &TCD1 SourceData; /* Load source address*/
 EDMA.TCD[1].ATTR.B.SSIZE = 0;
                                      /* Read 2**0 = 1 byte per transfer */
                                       /* Source modulo feature not used */
 EDMA.TCD[1].ATTR.B.SMOD = 0;
 EDMA.TCD[1].SOFF.R = 1;
                                       /* After transfer add 1 to src addr*/
 EDMA.TCD[1].SLAST.R = -12;
                                       /* After major loop, reset src addr*/
 EDMA.TCD[1].DADDR.R = (vuint32_t) &SIUL2.GPDO[PG2].R; /* Dest. addr. port 98*/
 EDMA.TCD[1].ATTR.B.DSIZE = 0; /* Write 2**0 = 1 byte per transfer*/
 EDMA.TCD[1].ATTR.B.DMOD = 0;
                                       /* Dest. modulo feature not used */
 EDMA.TCD[1].DOFF.R = 0;
                                       /* After transfer add 1 to dst addr*/
 EDMA.TCD[1].DLASTSGA.R = 0;
                                       /* After major loop no dest addr change*/
 EDMA.TCD[1].NBYTES.MLNO.R = 1;
                                      /* Transfer 1 byte per minor loop */
 EDMA.TCD[1].BITER.ELINKNO.B.ELINK = 0; /* No Enabling channel LINKing */
 EDMA.TCD[1].BITER.ELINKNO.B.BITER = 12; /* 12 minor loop iterations */
 EDMA.TCD[1].CITER.ELINKNO.B.ELINK = 0; /* No Enabling channel LINKing */
```

25



```
EDMA.TCD[1].CITER.ELINKNO.B.CITER = 12; /* Init. current iteraction count */
 EDMA.TCD[1].CSR.B.DREQ = 1;
                                    /* Disable channel when major loop is done*/
 EDMA.TCD[1].CSR.B.INTHALF = 0;
                                   /* No interrupt when major count half complete */
 EDMA.TCD[1].CSR.B.INTMAJOR = 0;
                                    /* No interrupt when major count completes */
 EDMA.TCD[1].CSR.B.MAJORELINK = 0; /* Dynamic program is not used */
 EDMA.TCD[1].CSR.B.MAJORLINKCH = 0; /* No link channel # used */
                                    /* Scatter Gather not Enabled */
 EDMA.TCD[1].CSR.B.ESG = 0;
 EDMA.TCD[1].CSR.B.BWC = 0;
                                    /* Default bandwidth control- no stalls */
 EDMA.TCD[1].CSR.B.START = 0;
                                    /* Initialize status flags START, DONE, ACTIVE */
 EDMA.TCD[1].CSR.B.DONE = 0;
 EDMA.TCD[1].CSR.B.ACTIVE = 0;
void init edma channel arbitration (void) { /* Use default fixed arbitration */
 EDMA.CR.R = 0 \times 00000E400; /* Fixed priority arbitration for groups, channels */
 EDMA.DCHPRI[0].R = 0x00; /* Grp 0 chan 00, no suspension, no premption */
 EDMA.DCHPRI[1].R = 0x01; /* Grp 0 chan 01, no suspension, no premption */
 EDMA.DCHPRI[2].R = 0x02; /* Grp 0 chan 02, no suspension, no premption */
 EDMA.DCHPRI[3].R = 0 \times 03; /* Grp 0 chan 03, no suspension, no premption */
 EDMA.DCHPRI[4].R = 0x04; /* Grp 0 chan 04, no suspension, no premption */
 EDMA.DCHPRI[5].R = 0x05; /* Grp 0 chan 05, no suspension, no premption */
 EDMA.DCHPRI[6].R = 0x06; /* Grp 0 chan 06, no suspension, no premption */
 EDMA.DCHPRI[7].R = 0x07; /* Grp 0 chan 07, no suspension, no premption */
 EDMA.DCHPRI[8].R = 0x08; /* Grp 0 chan 08, no suspension, no premption */
 EDMA.DCHPRI[9].R = 0x09; /* Grp 0 chan 09, no suspension, no premption */
 EDMA.DCHPRI[10].R = 0x0A; /* Grp 0 chan 10, no suspension, no premption */
 EDMA.DCHPRI[11].R = 0x0B; /* Grp 0 chan 11, no suspension, no premption */
 EDMA.DCHPRI[12].R = 0x0C; /* Grp 0 chan 12, no suspension, no premption */
 EDMA.DCHPRI[13].R = 0x0D; /* Grp 0 chan 13, no suspension, no premption */
 EDMA.DCHPRI[14].R = 0x0E; /* Grp 0 chan 14, no suspension, no premption */
 EDMA.DCHPRI[15].R = 0x0F; /* Grp 0 chan 15, no suspension, no premption */
 EDMA.DCHPRI[16].R = 0x10; /* Grp 1 chan 00, no suspension, no premption */
 EDMA.DCHPRI[17].R = 0x11; /* Grp 1 chan 01, no suspension, no premption */
 EDMA.DCHPRI[18].R = 0x12; /* Grp 1 chan 02, no suspension, no premption */
 EDMA.DCHPRI[19].R = 0 \times 13; /* Grp 1 chan 03, no suspension, no premption */
 EDMA.DCHPRI[20].R = 0x14; /* Grp 1 chan 04, no suspension, no premption */
 EDMA.DCHPRI[21].R = 0x15; /* Grp 1 chan 05, no suspension, no premption */
 EDMA.DCHPRI[22].R = 0x16; /* Grp 1 chan 06, no suspension, no premption */
 EDMA.DCHPRI[23].R = 0x17; /* Grp 1 chan 07, no suspension, no premption */
 EDMA.DCHPRI[24].R = 0x18; /* Grp 1 chan 08, no suspension, no premption */
 EDMA.DCHPRI[25].R = 0x19; /* Grp 1 chan 09, no suspension, no premption */
 EDMA.DCHPRI[26].R = 0x1A; /* Grp 1 chan 10, no suspension, no premption */
 EDMA.DCHPRI[27].R = 0x1B; /* Grp 1 chan 11, no suspension, no premption */
 EDMA.DCHPRI[28].R = 0x1C; /* Grp 1 chan 12, no suspension, no premption */
 EDMA.DCHPRI[29].R = 0x1D; /* Grp 1 chan 13, no suspension, no premption */
 EDMA.DCHPRI[30].R = 0x1E; /* Grp 1 chan 14, no suspension, no premption */
 EDMA.DCHPRI[31].R = 0x1F; /* Grp 1 chan 15, no suspension, no premption */
```

Qorivva Recipes for MPC574xG, Rev. 1



# 2.4.3 smpu.c

```
void smpu config(void) {
  /* Ensure SMPU modules are disabled */
    SMPU 0.CES0.B.GVLD = 0; /* Allow all accesses from all masters to SMPU0 */
    SMPU 1.CES0.B.GVLD = 0; /* Allow all accesses from all masters to SMPU1 */
  /* Create desired memory regions */
    /* Region 0: All internal SRAM of 768KB */
    SMPU_1.RGD[0].WORD0.R = 0x400000000; /* Region start addr- start of SRAM */
    SMPU 1.RGD[0].WORD1.R = 0x400BFFFF; /* Region end addr- end of SRAM */
    SMPU 1.RGD[0].WORD2.FMT0.R = 0xFFFFFFFF; /* ALL masters can read/write */
    SMPU 1.RGD[0].WORD3.R = 0x000000000; /* Region cacheable: Cache Inhibit=0*/
    SMPU 1.RGD[0].WORD4.R = 0x000000000; /* PID not included in region eval. */
    SMPU 1.RGD[0].WORD5.R = 0x000000001; /* Region is valid without lock */
    /* Region 1: Shared data 16 bytes long inside SRAM, cache inhibited */
    SMPU 1.RGD[1].WORDO.R = (uint32 t)&TCDO Destination[0]; /* Reg start addr*/
    SMPU 1.RGD[1].WORD1.R = (uint32 t)(&TCD0 Destination[0]) ; /*Region end */
    SMPU 1.RGD[1].WORD2.FMT0.R = 0xFFFFFFFF; /* ALL masters can read/write */
    SMPU_1.RGD[1].WORD3.R = 0x000000002; /* Region cacheable: Cache Inhibit=2*/
    SMPU_1.RGD[1].WORD4.R = 0x000000000; /* PID not included in region eval. */
    SMPU 1.RGD[1].WORD5.R = 0 \times 000000001; /* Region is valid without lock */
  /* Enable all SMPU regions in module */
/* SMPU 0.CES0.B.GVLD = 1;*/ /* -- NOT USED IN CODE EXAMPLE --SMPU0 */
    SMPU 1.CES0.B.GVLD = 1; /* SMPU1 is enabled */
```



# 2.5 Semaphores

<u>Description</u>: Semaphores are used to demonstrate exclusive access, where only one core can have access to shared I/O at a time. Semaphore gate 0 is used to give control to shared I/O, which is two LEDs.

On a Freescale EVB, core 0 receives a stimulus from button 1 and core 2 receives a stimulus from button 2. When either of these receives the stimulus (button pushed), it will attempt to lock semaphore gate 0. If successful, the core will turn on its LED. When the stimulus is removed (button released on EVB), the core will turn off it's LED and relese the semaphor, enabling another core to gain access.

| Program Folder   | File                                                                     | Revision Date                             |
|------------------|--------------------------------------------------------------------------|-------------------------------------------|
| src              | main_core_0.c<br>main_core_1.c                                           | 12 Feb 2015<br>27 Jan 2015                |
| common           | gpio.c<br>platform_inits.c<br>mode_entry.c                               | 21 Jun 2013<br>01 Aug 2013<br>29 Jan 2015 |
| tgt              | standalone_rom_run.ld<br>standalone_ram.ld<br>various compiler libraries | 10 Sep 2013<br>25 Jul 2013<br>-           |
| tgt\libboardinit | mpc5748g_rev_core0_only.ppc                                              | 27 Jan 2015                               |

Table 12. Source Files -sema4 program

Table 13. I/O Connections: sema4 program

| Port       | Signal                     | SIUL_MSCR# | Comment                                                                    |
|------------|----------------------------|------------|----------------------------------------------------------------------------|
| PG2<br>PG3 | GPIO output<br>GPIO output |            | Connected to LEDs 1-2 on Freescale evalutaion board using default jumpers. |

## **Design Summary**:

- Perform general chip initializations such as in previous hello world projects including:
  - setting sysclk to 160 MHC PLL
  - enabling clocks to SIUL in all RUN modes
  - enabling 2 ports as output, which are connected to LEDs on Freescale EVBs
- Reset all semaphores (this is the reset default state also)
- Core 0 and core 1 read it's own spr PIR to get its identification number
- Both cores: If stimulus (button held pressed on EVB)
  - Attempt to acquire semaphore gate 0 by writing core's identification number (+1)
  - If core reads back the same number to the gate, it has locked the semaphore and accesses I/O:
    - Write to output (LED turned on)
    - Keep LED on as long as button is pressed
    - When button is released, turn off LED & release semaphore so other cores can have access.

Qorivva Recipes for MPC574xG, Rev. 1



# 2.5.1 main\_core\_0.c

```
void main(){
 uint32 t i = 0;
                          /* Dummy loop delay counter for core 0 */
 uint32 t z4a PIR reg;
 memory config 160mhz();
                          /* Config. wait states, flash master access, etc*/
                          /* Configure crossbar */
 crossbar config();
                          /* Configuration occurs after mode transition! */
 system160mhz();
                           /* sysclk=160MHz, dividers configured, mode trans*/
 initGPIO();
                           /* Init LED, buttons & vars on Freescale EVB */
  __ghs_board_devices_init_AFTER_main(); /* Start cores 1 & 2 if main exists */
             /* For additional comments, see main core 0.c in hello project */
 SEMA42.RSTGT.W.R = 0xE200; /* Reset ALL Semaphores Gates 1st write */
 SEMA42.RSTGT.W.R = 0x1DFF; /* Reset ALL Semaphores Gates 2nd write */
  z4a PIR reg = MFSPR(286); /* Processor identification number for e200z4a */
 while(1){
   i++;
   if(BTN1 == PRESSED) {
                                            /* If attempt was sucessful */
     SEMA42.GATE[0].R = z4a PIR reg + 1;
               /* semaphore 0's gate by writing Core's spr PIR value plus 1. */
     if (SEMA42.GATE[0].R == z4a PIR reg + 1) { /* If attempt was successful */
           /* its Gate register will contain the value written by this core */
       LED1 = LED ON;
       while(BTN1 == PRESSED);
                                         /* Wait until Button is released. */
       LED1 = LED OFF;
       SEMA42.GATE[0].R = 0;
                                            /* Release semaphore 0's gate. */
     }
    }
  }
}
```

# 2.5.2 main\_core\_1.c

```
void main core 1(){
 uint32 t j = 0;
 uint32_t z4b_PIR_reg;
  z4b PIR reg = MFSPR(286); /* Processor identification number for e200z4b */
 while(1){
    j++;
    if(BTN2 == PRESSED) {
      SEMA42.GATE[0].R = z4b PIR reg + 1;
                                            /* Attempt to aquire and lock */
               /* semaphore 0's gate by writing Core's spr PIR value plus 1. */
      if (SEMA42.GATE[0].R == z4b PIR reg + 1) { /* If attempt was successful */
            ^{\prime *} its Gate register will contain the value written by this core ^{*\prime}
        LED2 = LED ON ;
                                /* Wait until Button is released. */
        while(BTN2 == PRESSED);
        LED2 = LED OFF;
       SEMA42.GATE[0].R = 0;
                                             /* Release semaphore 0's gate. */
     }
    }
  }
}
```

Qorivva Recipes for MPC574xG, Rev. 1

28

Freescale Semiconductor



# 2.6 Register Protection

<u>Description</u>: Three examples of protection are demonstarted in here:

- 1. Soft lock a register's contents
- 2. Clear a register's soft lock with software
- 3. Write protect a module's lock bits

When a register protection violation occurs, the Machine Check exception (IVOR1) is taken.

Register protection violations cause a Machine Check<sup>1</sup> (IVOR1). This example has a minimal Machine Check handler which clears all machine check flags, adjusts the stored return instruction pointer (MCSRR0) to the instruction following the one causing Machine Check, and returns to the next instruction in the application. The intent is to demonstrate behaviour of Register Protection, as opposed to provide a full featured Machine Check handler.

Register protection is available to a defined subset of a module's registers. When a register is "protected", the value cannot be modified -- it's value is "locked". Protectable registers can be soft locked and soft unlocked without reset on an individual register basis. A global Hard Lock Bit, HLB, can be used to prevent modifying soft lock bits in a module, i.e., protectable registers that are locked stay locked, and protectable registers the are unlocked, stay unlocked.

Register protection includes "mirrored" registers, which often are not included in header files. The code includes the additional headers required for examples. C macros could also be implemented.

Out of reset, registers with protection capability can only be written in supervisor mode. User mode is allowed by setting the Global Configuration Register's User Access Allowed bit is set, i.e., REG\_PROT\_GCR[UAA] = 1.

| Program Folder   | File                                                                     | Revision Date                   |
|------------------|--------------------------------------------------------------------------|---------------------------------|
| src              | main_core_0.c                                                            | 12 Feb 2015                     |
|                  | core_0_interrupts.                                                       | 03 Feb 2015                     |
| common           | platform_inits.c<br>mode_entry.c                                         | 01 Aug 2013<br>29 Jan 2015      |
| tgt              | standalone_rom_run.ld<br>standalone_ram.ld<br>various compiler libraries | 10 Sep 2013<br>25 Jul 2013<br>- |
| tgt\libboardinit | mpc5748g_rev_core0_only.ppc                                              | 27 Jan 2015                     |

Table 14. Source Files - reg\_protect program

### **Design Summary**:

- Perform general chip initializations such as in previous hello world projects including:
  - Setting sysclk to 160 MHC PLL

Qorivva Recipes for MPC574xG, Rev. 1

<sup>1.</sup>On the first version of MPC5748G, Machine Checks did not occur on register protection violations. Protected registers were not altered, but no exception took place.



- Soft Lock Example
  - Load and lock a value to SIUL\_IFER0 register by writing to the mirror module register space
  - Attempt to modify that register
  - Verify the locked register was not changed by the prior attempt
- Clear Soft Lock Example
  - Unlock the locked register by writing its corresponding Soft Lock Bit Register (SLBRn)
    - Locked register used in example is SIUL2 IFER0 which has offset 0x38 (56)
    - "n" for Soft Lock Bit Register = 56 / 4 = 14, so SIUL2\_SLBR[14] is used to unlock SIUL2\_IFER0
  - Write new value to previously locked register
  - Verify the unlocked register changed
- Write Protect a Module's Lock Bits Example
  - Write to and perform a soft lock on SIUL IFER0 register
  - Set the Hard Lock Bit (HLB) in the module's Global Configuration Register
  - Verify previously locked register SIUL\_IFER0 cannot be unlocked and modified

On taking a Machine Check exception, the IVOR1 handler, written in assembler and written not to nest exceptions, does the following:

- Prologue
  - Create stack frame
  - 2 general purpose registers are saved on stack
- Clears exception flags
  - All MCSR flags are cleared here. The user can step through code to learn the behaviour.
- Adjust return instruction pointer
  - The instruction causing the exception will simply be skipped on return.
  - However, with VLE code, the instruction length can be 2 or 4 bytes, so the opcode is parsed to determine the violating instruction length. The return instruction pointer is incremented by the determined length of 2 or 4 bytes.
- Epilogue
  - Restore saved values to the 2 general purpose registers that were used
  - Return from Machine Check interrupt



# 2.6.1 main core 0.c

```
struct SIUL2_GFCR_tag {
 union {
                                 /* Global Configuration Register */
   vuint32 t R;
   struct {
    vuint32 t HLB:1;
                                 /* Hard Lock Bit */
    vuint32_t :7;
    vuint32_t UAA:1;
                                 /* User Access Allowed. */
    vuint32 t :23;
   } B;
 } GCR;
struct SIUL2 SSLB tag {
                                 /* Set Soft Lock Bit Registers */
 union {
   vuint8_t R;
   struct {
     vuint8 t WE0:1;
                                 /* Write Enable Bits */
     vuint8 t WE1:1;
    vuint8_t WE2:1;
    vuint8_t WE3:1;
    vuint8_t SLB0:1;
                                 /* Soft Lock Bits */
    vuint8 t SLB1:1;
    vuint8 t SLB2:1;
    vuint8 t SLB3:1;
   } B;
 } SSLB[1535];
};
#define SIUL2 REGLOCK
                      (*(volatile struct SIUL2 tag *)
                                                        0xFFFC2000UL)
                      (*(volatile struct SIUL2_SSLB_tag *)
#define SIUL2 LOCKBITS
                                                        0xFFFC3800UL)
#define SIUL2 GLOBALLOCK (*(volatile struct SIUL2 GFCR tag *) 0xFFFC3FFCUL)
void main(){
 uint32 t i = 0;
 uint32 t LockedRegisterUnchanged = 0; /* test result */
 uint32 t UnlockedRegisterChanged = 0; /* test result */
 uint32 t RegisterLockMaintained = 0; /* test result */
 memory config 160mhz(); /* Configure wait states, flash master access, etc.*/
 crossbar config();
                      /* Configure crossbar */
                     /* configuration occurs after mode transition */
 system160mhz();
                    /* sysclk=160MHz, dividers configured, mode trans*/
                     /* Initialize core 0 interrupts */
 IVPR init core 0();
 /* SOFT LOCK
                                                */
 /**********************************
 SIUL2 REGLOCK.IFERO.R = 0x111111111; /* Write to address mirror & set lock */
  /* Next instruction will cause a Machine Check on cut 2 or later sillcon */
 SIUL2.IFERO.R = 0x22222222; /* Attempt to modify register */
  /* Next instruction will cause a Machine Check on cut 2 or later sillcon */
 SIUL2 REGLOCK.IFERO.R = 0x333333333; /* Attempt to modify, lock register */
```

Qorivva Recipes for MPC574xG, Rev. 1



```
if (SIUL2.IFER0.R==0x11111111) {
                                /* Verify locked value was maintained */
 LockedRegisterUnchanged = 1;
                                 /* Register was not modified */
/**********************************
/* CLEAR SOFT LOCK
/**********************
SIUL2 LOCKBITS.SSLB[14].R = 0xF0; /* Un-Write protect register SIUL2 IFER0 */
                              /* IFERO has SIUL2 module offset 0x38 = 56*/
                              /* Register's SSLB index = 56 \text{ bytes}/4 = 14*/
SIUL2.IFER0.R = 0x444444444;
                             /* Attempt to modify register */
if (SIUL2.IFER0.R==0x444444444) { /* Verify unlock succeeded */
 UnlockedRegisterChanged = 1;
                            /* Register was modified */
/************************************
/* WRITE PROTECT A MODULE'S LOCK BITS
SIUL2 REGLOCK.IFERO.R = 0x55555555; /* IFERO: soft lock with new value */
SIUL2 GLOBALLOCK.GCR.B.HLB = 1; /* Protect all protectable regs. lock bits*/
  /* Next instruction will cause a Machine Check on cut 2 or later sillcon */
SIUL2_LOCKBITS.SSLB[14].R = 0xF0; /* IFERO: Attempt to remove protection -> IVOR1 */
  /\star Next instruction will cause a Machine Check on cut 2 or later sillcon \star/
/* IFERO: Attempt new value -> IVOR1 */
  /* Next instruction will cause a Machine Check on cut 2 or later sillcon */
SIUL2 REGLOCK.IFERO.R = 0x66666666; /* IFERO: Attempt new value with lock -> IVOR1 */
if (SIUL2.IFERO.R==0x555555555) { /* IFERO: Verify prior value maintained*/
 RegisterLockMaintained = 1;
                               /* IFER0: retained prior value */
while (1) {i++;}
```

Qorivva Recipes for MPC574xG, Rev. 1

32

Freescale Semiconductor



# 2.6.2 core 0 interrupts.s

```
IVPR init core 0:
   e_lis r5, __core_0_IVPR@h  # Initialize core IVPR from symbol in link file
   e_or2i r5, __core_0_IVPR@l
   mtIVPR r5
   se blr
CORE 0 Vector Branch Table
#----
   .section ".xcptn core 0", "va"
   .vle
# Branch table for core interrupt handlers:
                             .align SIXTEEN BYTES
IVOR0 handler core 0:
                             # IVOR 0 interrupt handler (Critical Interrupt)
  e b IVORO handler core 0
                             .align SIXTEEN BYTES
#IVOR1 handler core 0:
                             # IVOR 1 interrupt handler (Machine Check)
  e b IVOR1 handler core 0
                             .align SIXTEEN BYTES
IVOR2 handler core 0:
                             # IVOR 2 interrupt handler (Data Storage)
  e b IVOR2 handler core 0
                             .align SIXTEEN BYTES
IVOR3 handler core 0:
                             # IVOR 3 interrupt handler (Instruction Storage)
  e b IVOR3 handler core 0
                             .align SIXTEEN BYTES
IVOR4 Handler core 0:
                             # IVOR 4 interrupt handler (External Interrupt)
  e b IVOR4 Handler core 0
                             .align SIXTEEN BYTES
IVOR5 handler core 0:
                             # IVOR 5 interrupt handler (Alignment)
  e b IVOR5 handler core 0
                             .align SIXTEEN BYTES
IVOR6 handler core 0:
                             # IVOR 6 interrupt handler (Program)
  e b IVOR6 handler core 0
                             .align SIXTEEN BYTES
IVOR7 handler core 0:
                             # IVOR 7 interrupt handler (Float Pt Unavail)
  e b IVOR7 handler core 0
                             .align SIXTEEN BYTES
IVOR8 handler core 0:
                             # IVOR 8 interrupt handler (System Call)
  e b IVOR8 handler core 0
                             .align SIXTEEN BYTES
IVOR9 handler core 0:
                             # IVOR 9 interrupt handler (AP Unavail)
  e b IVOR9 handler core 0
                             .align SIXTEEN BYTES
IVOR10 handler core 0:
                             # IVOR 10 interrupt handler (Decrementer)
  e b IVOR10 handler core 0
                             .align SIXTEEN BYTES
IVOR11 handler core 0:
                             # IVOR 11 interrupt handler (Fixed Interval Timer)
  e b IVOR11 handler core 0
                             .align SIXTEEN BYTES
IVOR12 handler core 0:
                             # IVOR 12 interrupt handler (Watchdog Timer)
  e_b IVOR12_handler_core_0
                             .align SIXTEEN BYTES
IVOR13 handler core 0:
                             # IVOR 13 interrupt handler (Data TLB Error)
  e b IVOR13 handler core 0
                             .align SIXTEEN BYTES
```

#### Qorivva Recipes for MPC574xG, Rev. 1



```
IVOR14 handler core 0:
                            # IVOR 14 interrupt handler (Instr TLB Error)
  e b IVOR14 handler core 0
                            .align SIXTEEN BYTES
IVOR15 handler core 0:
                             # IVOR 15 interrupt handler (Debug)
  e b IVOR15 handler core 0
#-----
    IVOR 1 (Machine Check) Handler for Core 0
#-----
IVOR1 handler core 0:
                            # PROLOGUE:
            r1, 0x10 (r1)
                            # Create stack frame (16B alignment required) & store backchain
 e stwu
            r3, 0x4 (r1)
                            # Temporarily save r3 & r4 on stack
 se stw
 se stw
           r4, 0x8 (r1)
                              # CLEAR EXCEPTION FLAGS:
                              # Simple case here - just clear all flags
 e lis
            r3, 0xFFFF
                            # Build mask to clear all flags
 e or2i
           r3, 0xFFFF
                            # Copy r3 back to register
 mtMCSR
           r3
                              # ADJUST RETURN INSTRUCTION POINTER (in MCSRRO)
                            # Assumption: all 32 bit VLE instructions for
                              # this core only have opcodes with the most
                              # significant nibble value of 1, 3, 5 or 7. Other
                              # instructions are all 16 bits.
 mfMCSRR0 r3
                            # Copy return address in MCSRR0 to r3
 e lbz r3, 0(r3)
                            # Load r3 with first byte of instruction's opcode
 se srwi r3, 4
                            # Shift nibble to least signifant position
 se_cmpli r3, 1
                           # Test if nibble = 1
                            # If nibble = 1, opcode is 32 bit.
 se beq add 4 bytes
                            # Test if nibble = 3
 se cmpli r3, 3
 se beq add 4 bytes
                            # If nibble Add 4 to the return address
                            # Test if nibble = 5
 se cmpli r3, 5
 se beq add 4 bytes
                            # If equal Add 4 to the return address
 se_cmpli r3, 7
                            # Test if nibble = 7
 se bne add 2 bytes
                           # If not equal, go add 2 to the return address
                            # Increment return address by 4 bytes
add 4 bytes:
 mfMCSRR0 r3
                            # Read MCSRR0
 se addi r3, 4
                            # Add 4 bytes to current value
 se b
       adjust_MCSSR0
                        # Make adjustment to return address
add 2 bytes:
                            # Increment return address by 2 bytes
 mfMCSRR0 r3
                            # Read MCSRR0
 se addi r3, 2
                            # Add 2 bytes to current value
adjust MCSSR0:
 mtMCSRR0 r3
                            # Adjusted return pointer
                            # EPILOGUE
 se lwz
           r3, 0x04 (r1)
                            # Restore r3
 se lwz
           r4, 0x08 (r1)
                            # Restore r4
 se rfmci
                            # Return from Machine Check interrupt
```



# 2.7 Low Power: STOP mode

<u>Description</u>: The microcontroller enters STOP mode by software and exits STOP mode by hardware based on Real Time Clock (RTC) timeout values. After configuration, software stays in a loop that includes two STOP mode entry/exits. The first STOP mode lasts for 0.1 seconds, and the second one for 0.9 seconds. Before the first STOP mode entry, an output is configured to turn on an LED on a Freescale evaluation board. Before the second STOP mode entry the LED is turned off.

The RTC clock source will be the 128KHz SIRC, as selected in RTC\_RTCC[CLKSEL]. The optional 512 divider and 32 divider in RTC\_RTCC are disabled in this example. RTC timeouts use the value in RTC\_RTCCNT[RTCCNT]:

RTCCNT (0.1 sec) = 0.1 second x 128 K clocks/second = 12.8 K RTCCNT (0.9 sec) = 0.9 second x 128 K clocks/second = 115.2 K

| Program Folder   | File                                                                     | Revision Date                   |
|------------------|--------------------------------------------------------------------------|---------------------------------|
| src              | main_core_0.c                                                            | 12 Feb 2015                     |
| common           | platform_inits.c<br>mode_entry.c                                         | 01 Aug 2013<br>29 Jan 2015      |
| tgt              | standalone_rom_run.ld<br>standalone_ram.ld<br>various compiler libraries | 10 Sep 2013<br>25 Jul 2013<br>- |
| tgt\libboardinit | mpc5748g_rev_core0_only.ppc                                              | 27 Jan 2015                     |

Table 15. Source Files - Ip\_stop program

Table 16. I/O Connections: Ip\_stop program

| Port | Signal      | SIUL_MSCR # | Comment                                                                |
|------|-------------|-------------|------------------------------------------------------------------------|
| PG2  | GPIO output | 98          | Connected to LED 1on Freescale evalutaion board using default jumpers. |

#### Design Summary:

- Perform prior hello project sequence but do not start other cores. Use peripheral clock gating:
  - RUN peri. cfg 0: clocks disabled for all RUN modes
  - RUN peri. cfg 1: clocks enabled for all RUN modes
  - RUN peri. cfg 7: clocks enabled for DRUN, RUN3modes
  - Low Power peri. cfg 7: clocks enabled for STOP mode
  - WKPU, SIUL, RTC-API modules: use RUN per. cfg. 7 and Low Power peri. cfg. 7
- Initialize system: clock dividers for max. frequency, PLL at 160 MHz and perform mode entry.
- Configure modes: RUN3, STOP with sysclk=16MHz FIRC and perform mode entry to RUN3.
- Configure wakeup source: RTC
- Enable GPIO output to port PG2 (for controlling LED1 on evaluation board)
- While 1:

Qorivva Recipes for MPC574xG, Rev. 1



- First cycle:
  - Turn LED on
  - Configure RTC for 0.1 second timeout
  - Clear RTC flag in Wakeup Unit
  - Enter STOP mode
  - (Wait for STOP mode exit)
  - Verify last mode exit went to intended mode (RUN3)
- Second cycle:
  - Turn LED off
  - Configure RTC for 0.9 second timeout
  - Clear RTC flag in Wakeup Unit
  - Enter STOP mode
  - (Wait for STOP mode exit)
  - Verify last mode exit went to intended mode (RUN3)
- Increment loop counter

# 2.7.1 main\_core\_0.c

```
void main() {
 uint32 t i = 0;
 memory config 160mhz(); /* Configure wait states, flash master access, etc.*/
 crossbar config();
                         /* Configure crossbar */
 peri clock gating();
                         /* configure gating/enabling peri. clocks for modes*/
                         /* configuration occurs after mode transition */
  system160mhz();
             /* Sets clock dividers= max freq, calls PLL 160MHz function which:
                   MC ME.ME: enables all modes for Mode Entry module
                   Connects XOSC to PLL
                   PLLDIG: LOLIE=1, PLLCAL3=0x09C3 C000, no sigma delta, 160MHz
                   MC ME.DRUN MC: configures sysclk = PLL
                   Mode transition: re-enters DRUN mode
             */
  /\star Additional mode configurations for STOP, RUN3 modes & enter RUN3 mode: \star/
 MC ME.RUN MC[3].R = 0x001F0090; /* mvron=1 FLAON=RUN SIRCON=1 FIRCON=1 SYSCLK=FIRC */
 MC ME.STOP MC.R = 0x00130090; /* MVRON=1 FLAON=RUN SIRCON=1 FIRCON=1 sysclk=FIRC */
 MC ME.MCTL.R = 0x70005AF0;
                                /* Enter RUN3 Mode & Key */
 MC ME.MCTL.R = 0x7000A50F;
                                /* Enter RUN3 Mode & Inverted Key */
 while (MC ME.GS.B.S MTRANS) {} /* Wait for RUN3 mode transition to complete */
                               /* Note: could wait here using timer and/or I TC IRQ */
 while (MC ME.GS.B.S CURRENT MODE !=7) {} /* Verify RUN3 (0x7) is the current mode */
  /* Configure Wakeup Unit for low power exit */
 WKPU.WIREER.R = 0x00000042; /* Enable rising edge events on RTC, PE[0] */
 WKPU.WIFER.R = 0x00000040; /* Enable analog filters - , PE[0] */
```

Qorivva Recipes for MPC574xG, Rev. 1



```
WKPU.WRER.R = 0x000000002; /* Enable wakeup events for RTC, but not PE[0] */
 WKPU.WIPUER.R = 0x000FFFFF; /* Enable WKPU pins pullups to stop leakage*/
 /* Enable general purpose output that is connected to LED1 on FSL eval bd */
 SIUL2.MSCR[PG2].B.OBE = 1; /* Pad PG2 (98): OBE=1. On EVB active low LED1 */
 while(1) {
                             /* Pad PG2 (98): EVB LED1 active low */
   SIUL2.GPDO[PG2].R = 0;
   RTC.RTCC.R = 0 \times 000000000;
                             /* Clear CNTEN to reset */
   RTC.RTCC.R = 0 \times A0001000;
                             /* CLKSEL = 128KHz SIRC, FRZEN=CNTEN=1*/
   RTC.RTCVAL.R = 12800;
                             /* #RTC clocks. Timeout=12.8K/128KHz=0.1 sec*/
   WKPU.WISR.R = 0 \times 000000002;
                            /* Clear wake up flag RTC */
   enter STOP mode ();
                              /* Enter STOP mode */
                              /* ON STOP MODE EXIT, CODE CONTINUES HERE: */
   while (MC ME.GS.B.S CURRENT MODE != 7) {} /* Verify RUN3 (0x7) is current mode */
   SIUL2.GPDO[PG2].R = 1;
                             /* Pad PG2 (98): EVB LED1 active low */
   RTC.RTCC.R = 0x00000000;
                             /* Clear CNTEN to reset */
                             /* CLKSEL = 128KHz SIRC, FRZEN=CNTEN=1*/
   RTC.RTCC.R = 0 \times A0001000;
   RTC.RTCVAL.R = 115200;
                              /* #RTC clocks. Timeout=115.2K/128KHz=0.9 sec*/
   WKPU.WISR.R = 0 \times 000000002;
                              /* Clear wake up flag RTC */
   enter STOP mode ();
                              /* Enter STOP mode */
                              /* ON STOP MODE EXIT, CODE CONTINUES HERE: */
   while (MC ME.GS.B.S CURRENT MODE != 7) {} /* Verify RUN3 (0x7) is current mode */
   i++;
                              /* Counter for STOP mode pairs of cycles */
   }
}
/* peri clock gating
/* Description: Configures enabling clocks to peri modules or gating them off*/
/*
              Default PCTL[RUN CFG]=0, so by default RUN PC[0] is selected.*/
              RUN PC[0] is configured here to gate off all clocks. */
void peri clock gating (void) {
 MC ME.RUN PC[0].R = 0 \times 000000000; /* gate off clock for all RUN modes */
 MC ME.RUN PC[1].R = 0x0000000FE; /* config. peri clock for all RUN modes */
 MC ME.RUN PC[7].R = 0x00000088; /* Run Peri. Cfg 7 settings: run in DRUN, RUN3 modes */
 MC ME.LP PC[7].R = 0 \times 00000400;
                                /* LP Peri. Cfg. 7 settings: run in STOP */
 MC ME.PCTL[93].B.RUN CFG = 0x3F; /* WKPU: select peri. cfg. RUN PC[7], LP PC[7] */
 MC_ME.PCTL[102].B.RUN_CFG = 0x3F; /* RTC-API: select peri. cfg. RUN_PC[7], LP_PC[7] */
```



# 2.8 Analog-to-digital converter

<u>Description</u>: Three inputs are configured as analog inputs and selected for normal scan in ADC1 module. The ADC1 is calibrated, then initialized and starts normal scan mode. Software waits for the end of chain (ECH) status bit for ADC1 to be set, then reads the conversation result data.

One channel's input is mapped to a scaled four bit binary number and output to pads connected to LEDs on Freescale evaluation boards. Turning the pot on Freescale EVB will light the 4 LEDs corresponding to the voltage from the pot. Note that a "1" to the LEDs turns them off, "0" on.

| Program Folder   | File                                                                     | Revision Date                   |
|------------------|--------------------------------------------------------------------------|---------------------------------|
| src              | main_core_0.c<br>adc.c                                                   | 27 Jan 2015<br>12 Feb 2014      |
| common           | platform_inits.c<br>mode_entry.c                                         | 01 Aug 2013<br>29 Jan 2015      |
| tgt              | standalone_rom_run.ld<br>standalone_ram.ld<br>various compiler libraries | 10 Sep 2013<br>25 Jul 2013<br>- |
| tgt\libboardinit | mpc5748g_rev_core0_only.ppc                                              | 27 Jan 2015                     |

Table 17. Source Files - ADC program

Table 18. I/O Connections: ADC program

| Port | Signal      | SIUL_MSCR # | Comment                                                                       |
|------|-------------|-------------|-------------------------------------------------------------------------------|
| PB4  | ADC input   | 20          | PB4 is connected to a potentiometer by default on Freescale evaluation board. |
| PB5  | ADC input   | 21          | ·                                                                             |
| PB6  | ADC input   | 22          |                                                                               |
| PG2  | GPIO output | 98          | Connected to LEDs 1-4 on Freescale evalutaion board using default jumpers.    |

### **Design Summary**:

- Perform general chip initilizations as in previous hello world projects including:
  - setting sysclk to 160MHz PLL
  - enabling clocks to peripherals ADC1 in all RUN modes
  - enabling the 4 ports connected to LEDs on Freescale EVBs that are as general outputs
- Configure pads as anlogue inputs
- Enable ADC1 channels that correspond to those pads for normal scanning
- Calibrating ADC1 and verifying calibration was successful
- Intializing ADC1 for normal scanning and start scanning
- Program loop:
  - When the normal scan chain completes (detected by polling End of Chain flag):
    - Conversion result data is read for all channels

Qorivva Recipes for MPC574xG, Rev. 1



- The converted result of the ADC channel connected to the pot on Freescale EVBs is scaled to a 4 bit binary number and output to the four LEDs.
- ADC1 End of Chain flag is cleared.

### 2.8.1 main\_core\_0.c

```
void peri clock gating (void); /* Configure gating/enabling peri. clocks */
void LED Config(void); /* Assign LED ports on Freescale EVBs as GPIO outputs */
void update LEDs(void); /* Update LEDs with scaled chan 9 result */
extern uint16 t Result[3];
                           /* ADC channel conversion results */
void main(){
 memory config 160mhz(); /* Configure wait states, flash master access, etc.*/
  crossbar config();
                          /* Configure crossbar */
                          /* Configure gating/enabling peri. clocks for modes*/
 peri clock gating();
 system160mhz();
                          /* sysclk=160MHz, dividers configured, mode trans*/
 LED Config();
                          /\star Assign LED ports on Freescale LED as GPIO outputs \star/
 ADC1 PadConfig ChanSelect(); /* Configure ADC pads & select scan channels */
 ADC1 Calibration();
                       /* Calibrate to compensate for variations */
 ADC1 Init();
                          /* Initialize ADC1 module & start normal scan mode */
 while(1){
    if (ADC 1.ISR.B.ECH) { /* If normal scan channels finished converting */
                          /* Read conversion results */
     ADC1 Read Chan();
                           /* Update LEDs with scaled chan 9 result */
     update LEDs();
     ADC 1.ISR.R = 0 \times 000000001; /* Clear End of CHain (ECH) status bit */
  }
}
void peri clock gating (void) {
 MC ME.RUN PC[0].R = 0 \times 000000000; /* gate off clock for all RUN modes */
 MC ME.RUN PC[1].R = 0 \times 0000000 FE; /* enable peri clock for all RUN modes */
 MC ME.PCTL[25].B.RUN CFG = 0x1; /* ADC1: select peri. cfg. RUN_PC[1] */
void LED Config(void) {
                               /* Assign LED ports as GPIO outputs */
 SIUL2.GPD0[98].R = 1; /* LED1 Initial value: 1 = LED off on FSL EVB */
  SIUL2.GPD0[99].R = 1; /* LED2 Initial value: 1 = LED off on FSL EVB ^*/
 SIUL2.GPD0[100].R = 1; /* LED3 Initial value: 1 = LED off on FSL EVB ^{*}/
 SIUL2.GPDO[101].R = 1; /* LED4 Initial value: 1 = LED off on FSL EVB: scaled ch 9 LSB */
 SIUL2.MSCR[98].B.OBE = 1;
                             /* Port PG2 - LED 1 on Freescale EVB */
 SIUL2.MSCR[ 99].B.OBE = 1; /* Port PG3 - LED 2 on Freescale EVB */
 SIUL2.MSCR[100].B.OBE = 1;
                             /* Port PG4 - LED 3 on Freescale EVB */
 SIUL2.MSCR[101].B.OBE = 1; /* Port PG5 - LED 4 on Freescale EVB */
void update LEDs(void) {
                             /* Update LEDs with scaled chan 9 result */
                             /* If Result bit is 0, then LED is turned ON */
                             /* If Result bit is 1, then LED is turned OFF */
  SIUL2.GPDO[98].R = (Result[0] & 0x0800)>>11; /* LED1: scaled ch 9 LSB */
 SIUL2.GPDO[99].R = (Result[0] & 0x0400) >> 10; /* LED2 */
 \label{eq:siul2.GPDO[100].R} = (Result[0] & 0x0200) >> 9; \ /* \ LED3 */
 SIUL2.GPDO[101].R = (Result[0] & 0x0100)>>8; /* LED4: scaled ch 9 MSB */
```

Qorivva Recipes for MPC574xG, Rev. 1



### 2.8.2 ADC.c

```
#define ADC VREF 5000 /* ADC ref voltage for both ADC modules. 3300mv or 5000mv */
                                      /* ADC channel conversion results */
uint16 t Result[3];
uint16_t ResultInMv[3]; /* ADC channel conversion results in mv */
void ADC1_PadConfig_ChanSelect(void) { /* Config ADC pads & select scan chans */
        /* Note: MSCR.SSS configuration is not needed for inputs if there is */
                        no SSS value is in signal spreadsheet */
        /* Note: ADC1 channel 9 on port PB4 is connected to pot on FSL EVB */
     SIUL2.MSCR[20].B.APC = 1; /* PB4 = func ADC1_P[0] = ADC 1 chan 9 */
     ADC 1.NCMR0.B.CH9 = 1; /* Enable chan 9 for normal conversion on ADC1 */
     ADC 1.NCMR0.B.CH10 = 1; /* Enable chan 10 for normal conversion on ADC1 */
     ADC 1.NCMR0.B.CH11 = 1; /* Enable chan 11 for normal conversion on ADC1 */
void ADC1 Calibration(void) {
                                                           /* Steps below are from reference manual */
   uint32 t ADC1 Calibration Failed = 1; /* Calibration has not passed yet */
                                         /* Power down for starting calibration process */
   ADC 1.MCR.B.PWDN = 1;
   ADC_1.MCR.B.ADCLKSEL = 1; /* ADC clock = bus clock (80 MHz FS80) */
              /* Note: Since ADC is at max 80 MHz frequency, use default values */
                             for Calibration, BIST control & ADCx CALBISTREG */
   ADC 1.CALBISTREG.B.TEST EN = 1; /* Enable calibration test */
   ADC 1.MCR.B.PWDN = 0; /* Power back up for calibration test to start */
   while(ADC_1.CALBISTREG.B.C_T_BUSY){} /* Wait for calibration to finish */
                                                                  /* If calibration ran successfully */
   if(ADC 1.MSR.B.CALIBRTD) {
                                                                  /* Calibration was not successful */
     ADC1_Calibration_Failed = 1;
   else {
      ADC1 Calibration Failed = 0;
                                                                  /* Calibration was successful */
}
void ADC1 Init(void) {
   ADC 1.MCR.B.PWDN = 1; /* Power down for starting module initialization */
   ADC 1.MCR.B.OWREN = 1; /* Enable overwriting older conversion results */
   ADC 1.MCR.B.MODE = 1; /* Scan mode (1) used instead of one shot mode */
   ADC_1.MCR.B.ADCLKSEL = 1; /* ADC clock = FS80 bus clock (80 MHz here) */
  ADC_1.MCR.B.PWDN = 0; /* ADC_1 ready to receive converstion triggers */
ADC_1.MCR.B.NSTART = 1; /* Initiate trigger for normal scan */
void ADC1 Read Chan (void) {
   Result[1] = ADC_1.CDR[10].B.CDATA; /* Read Chan 10 conversion result data */
   Result[2] = ADC 1.CDR[11].B.CDATA; /* Read Chan 11 conversion result data */
   ResultInMv[0] = (uint16 t) (ADC VREF*Result[0]/0xFFF); /* Conversion in mv */
   ResultInMv[1] = (uint16 t) (ADC VREF*Result[1]/0xFFF); /* Conversion in mv */
   ResultInMv[2] = (uint16\_t) (ADC\_VREF*Result[2]/0xFFF); /* Conversion in mv */ (ADC\_VREF*Result[2]/0xFFF] /* (ADC\_VREF*Result[2]/0x
}
```



### 2.9 Timed I/O

<u>Description</u>: eMIOS module clocking is sourced from the FS80 clocking group, which clocks them at system clock divided by MC\_CGM\_SC\_DC5[DIV]. This example uses 160 MHz system clock and a divider of 2, so the eMIOS modules' input clock are 80 MHz (which is also the maximum for this group.)

eMIOS modules prescale the 80 MHz input clock by 80 to provide a 1 MHz clock to the channels in the module. Based on 1MHz clock to the channels, the following functions are implemented:

- Modulus Counter Buffered (MCB):
  - counts 1K clocks, providing 1 KHz period
- Output Pulse Width Modulation Buffered (OPWMB)
  - Timebase: above MCB channel (1 msec period)
  - Generates rising edge at 250 and falling at 500 counts (25% duty cycle)
- Output Pulse Width and Frequency Modulation (OPWFMB)
  - Timebase: internal counter (mandatory), counting 2K counts.
    - 2K counts @ 1 msec each generates 500Hz frequency
  - Variable duty cycle edge set at count value 200, providing 20% duty cycle
- Input Period Measurement (IPM)
  - Timebase: internal counter (recieves 1 MHz input)
  - Can be connected to OPWFMB channel for testing
- Input Pulse Width Measurement (IPWM)
  - Timebase: internal counter (recieves 1 MHz input)
  - Can be connected to OPWFMB channel for testing

Figure 2. Output waveforms for eMIOS OPWMB, OPWMFB program



Table 19. Source Files - emios program

| Program Folder   | File                                                                     | Revision Date                   |
|------------------|--------------------------------------------------------------------------|---------------------------------|
| src              | main_core_0.c<br>emios.c                                                 | 12 Feb 2015<br>31 Mar 2014      |
| common           | platform_inits.c<br>mode_entry.c                                         | 01 Aug 2013<br>29 Jan 2015      |
| tgt              | standalone_rom_run.ld<br>standalone_ram.ld<br>various compiler libraries | 10 Sep 2013<br>25 Jul 2013<br>- |
| tgt\libboardinit | mpc5748g_rev_core0_only.ppc                                              | 27 Jan 2015                     |

Qorivva Recipes for MPC574xG, Rev. 1

Freescale Semiconductor

41



#### Table 20. I/O Connections: emios program

| Port | Freescale<br>EVB | Signal       | SIUL_MSCR# | SIUL_IMCR # | Comment                                      |
|------|------------------|--------------|------------|-------------|----------------------------------------------|
| PG2  | Port G           | eMIOS1 Ch 11 | 98         | -           | OPWMB - Fixed frequency. Specify both edges. |
| PF6  | P24 pin 29       | eMIOS0 Ch 23 | 86         | -           | OPWFMB - Specify frequency and duty cycle.   |
| PH3  | P24 pin 45       | eMIOS1 Ch 5  | 115        | 41          | IPM - Measures period                        |
| PH4  | P24 pin 27       | eMIOS1 Ch 6  | 116        | 42          | IPWM - Measures pulse width                  |

### I/O Connection Notes:

On the Freescale EVB, the port PG2 is connected to an LED. Changing the OPWM duty cycle will change the intensity of the LED.

With a debugger, IPM and IPWM channels give counts to determine the duty cycle and period of the OPWFMB signal. To test these, connect the following pins together on the Freescale MPC5748G EVB:

- Connector 24 pin 29: port PF6 OPWFM output
- Connector 24 pin 27: port PH3 IPM input (will measure period cycle of 200 usec)
- Connector 24 pin 45: port PH4 IPWM input (will measure pulse width of 20 usec)

### **Design Summary**:

- Perform general chip initilizations as in previous hello world projects including:
  - setting sysclk to 160MHz PLL
  - enabling clocks to peripherals eMIOS 0, eMIOS 1 in all RUN modes
- eMIOS 0 and eMIOS 1 modules: Initialize global prescalers to produce 1 MHz eMIOS 0 clock
- eMIOS 0 channel 23: configure as OPWFMB 5 KHz, 10% duty cycle
  - Output to port PF6
- eMIOS 1 channel 23: configure as time base channel, MCB, 1K count (1 KHz period)
- eMIOS 1 channel 5: configure as IPM
  - Input from port PH3. Can connect to PF6 on evb and measure its period.
- eMIOS 1 channel 6: configure as IPWM
  - Input from port PH4. Can connect to PF6 and measure its pulse width.
- eMIOS 1 channel 11: configure as OPWMB with rising edge at
  - Uses eMIOS 1 channel 23 as its time base
  - Output to port PG2. Connected to LED1 on Freescale EVB; duty cycle controls LED1 intensity.
- Measure period of a connected signal
- Measure pulse width of a connected signal



### 2.9.1 main core 0.c

```
uint32 t period 1st edge cnt = 0; /* Input period 1st edge count value */
 uint32 t period 2nd edge cnt =0; /* Input period 2nd edge count value */
                                   /* Calculated period. 1 count = 1 usec */
 uint32 t period in usec = 0;
 uint32_t duty_1st_edge_cnt = 0;  /* Input pulse 1st edge count value*/
 uint32 t duty 2nd edge cnt = 0; /* Input pulse 2nd edge count value*/
                                   /* Calculated pulse width (duty cycle) */
 uint32 t duty in usec = 0;
void main(){
 uint32 t i = 0;
 uint32_t period_flag_count = 0;
 uint32 t duty flag count = 0;
 memory config 160mhz(); /* Configure wait states, flash master access, etc.*/
 crossbar config();
                        /* Configure crossbar */
 peri clock gating();
                        /* configure gating/enabling peri. clocks for modes*/
                        /* configuration occurs after mode transition */
                        /* sysclk=160MHz, dividers configured, mode trans*/
  system160mhz();
  init emios global prescalers(); /* Init eMIOS 1,2: prescale 80MHz/80=1MHz */
  emios 0 ch23 OPWFMB(); /* Cfg emios 0 ch 23: OPWFMB 200 counts-200 us period*/
  emios1 ch23 MCB();
                       /* Cfg emios 1 ch 23: MCB, 1K count (1K usec period) */
  emios1_ch05_IPM();
                       /* Cfg emios 1 ch 5: IPM with timebase emios1 ch0 */
  emios1_ch06_IPWM(); /* Cfg emios 1 ch 6: IPWM with timebase emios1 ch0 */
  emios1 ch11 OPWMB(); /* Cfg emios 1 ch 11: OPWMB with timebase emios1 ch0 */
                       /* Enable emios clocks to channels */
  enable emios();
 while(1) {
        /* Measure period of signal connected to port PH3 (expect 200) */
    if (eMIOS_UC_1.UC[5].S.B.FLAG) {
     period flag count ++;
                                                 /* Increment period counter*/
     period 2nd edge cnt = eMIOS UC 1.UC[5].A.R; /* Read 2nd edge count */
     period 1st edge cnt = eMIOS_UC_1.UC[5].B.R; /* Read 2st edge count */
     if (period_1st_edge_cnt < period_2nd_edge_cnt) { /* Normal Case */
       period_in_usec = period_2nd_edge_cnt - period_1st_edge_cnt ;
     else { /* Counter overflow case. (Assumption: only 1 overflow.) */
       period in usec = period 2nd edge cnt + (MAXCNT - period 1st edge cnt);
     eMIOS_UC_1.UC[5].S.B.FLAG = 1;
                                               /* Clear flag */
        /* Measure duty cycle of signal connected to port PH4 (expect 20) */
    if (eMIOS UC 1.UC[6].S.B.FLAG) {
     duty flag count ++;
                                                 /* Increment duty counter */
     duty_2nd_edge_cnt = eMIOS_UC_1.UC[6].A.R; /* Read 2nd edge count */
     duty_1st_edge_cnt = eMIOS_UC_1.UC[6].B.R; /* Read 2st edge count */
     if (duty_1st_edge_cnt < duty_2nd_edge_cnt) { /* Normal Case */</pre>
       duty_in_usec = duty_2nd_edge_cnt - duty_1st_edge_cnt ;
     else { /* Counter overflow case. (Assumption: only 1 overflow.) */
       duty in usec = duty 2nd edge cnt + (MAXCNT - duty 1st edge cnt);
     eMIOS UC 1.UC[6].S.B.FLAG = 1;
                                               /* Clear flag */
    }
    i++;
```



### 2.9.2 emios.c

```
void init emios global prescalers(void) {
  eMIOS 0.MCR.B.GPREN = 0; /* Disable global prescaler (reset default) */
  eMIOS 0.MCR.B.GPRE = 79; /* Divide 80 MHz clock to module by 80 */
 eMIOS 0.MCR.B.FRZ = 0; /* No Freeze ch regs in debug mode if ch FREN=0 ^{*}/
 eMIOS 1.MCR.B.GPREN = 0; /* Disable global prescaler (reset default) */
 eMIOS_1.MCR.B.GPRE = 79; /* Divide 80 MHz clock to module by 80 */
 eMIOS 1.MCR.B.FRZ = 0; /* No Freeze ch regs in debug mode if ch FREN=0 */
void emios0_ch23_OPWFMB (void) { /* Config emios 0 chan 23: OPWFMB, 200 count*/
 eMIOS UC 0. UC[23].C.R = 0x0; /* Disable channel prescaler (reset default) */
  eMIOS UC 0.UC[23].A.R = 20; /* OPWFMB mode: duty cycle count */
 eMIOS UC 0.UC[23].B.R = 200; /* OPWFMB mode: period will be 200 counts */
 eMIOS UC 0.UC[23].CNT.R = 1;
                                   /* OPWFMB start ctr betw 1 & B reg value*/
  eMIOS UC 0.UC[23].C.B.EDPOL = 1; /* Output polarity on A match */
 eMIOS UC 0.UC[23].C.B.MODE = 0x58; /* Output Pulse Width & Freq. Modulation*/
 eMIOS UC 0.UC[23].C.B.UCPRE = 0; /* Prescale channel clock by 0+1=1 */
 eMIOS UC 0.UC[23].C.B.UCPREN= 1;
                                  /* Enable prescaler */
                             /* Pad PF6: Source signal is EOUC 23 X */
 SIUL2.MSCR[86].B.SSS = 1;
 SIUL2.MSCR[86].B.OBE = 1;
                               /* Pad PF6: OBE=1. */
 SIUL2.MSCR[86].B.SRC = 3;
                               /* Pad PF6: Full strength slew rate */
void emios1 ch23 MCB(void) { /* Config emios 1 chan 23: MCB, 1K count */
  eMIOS UC 1.UC[23].C.R = 0x0; /* Disable channel prescaler (reset default) */
 eMIOS UC 1.UC[23].A.R = 1000; /* MCB mode: period will be 1K clocks */
 eMIOS UC 1.UC[23].C.B.MODE = 0x50; /* Modulus Counter Buffered (Up ctr) */
 eMIOS_UC_1.UC[23].C.B.UCPRE = 0; /* Prescale channel clock by 0+1=1 */
 eMIOS_UC_1.UC[23].C.B.UCPREN= 1;
                                  /* Enable prescaler */
void emios1 ch11 OPWMB(void) {
                                  /* Config emios 1 chan 1: OPWMB */
 eMIOS_UC_1.UC[11].C.R = 0x0; /* Disable channel prescaler (reset default) */
  eMIOS_UC_1.UC[11].A.R = 250; /* PWM leading edge count value */
 eMIOS_UC_1.UC[11].B.R = 500; /* PWM trailing edge count value */
 eMIOS UC 1.UC[11].C.B.BSL = 0;
                                  /* Timebase: counter bus A (chan 23) */
 eMIOS UC 1.UC[11].C.B.EDPOL = 1; /* Output polarity on A match */
 eMIOS UC 1.UC[11].C.B.MODE = 0x60; /* Output Pulse Width Modulation Buf'd*/
 SIUL2.MSCR[98].B.SSS = 1;
                               /* Pad PG2: Source signal is E1UC 11 H */
 SIUL2.MSCR[98].B.OBE = 1;
                              /* Pad PG2: OBE=1 (LED1 on Freescale EVB) */
void emios1 ch05 IPM(void) {
                                /* Config emios 1 chan 05: IPM */
  eMIOS UC 1.UC[5].C.R = 0x0;
                                /* Disable chan. prescaler (reset default) */
 eMIOS UC 1.UC[5].C.B.BSL = 0;
                                  /* Timebase: counter bus A (chan 23) */
 eMIOS UC 1.UC[5].C.B.MODE = 5;
                                    /* Input Period Mesurement (IPM) mode */
                                    /* Input filter: 8 filter clocks */
 eMIOS UC 1.UC[5].C.B.IF = 2;
 eMIOS UC 1.UC[5].C.B.FCK = 1;
                                    /* Filter clock: eMIOS module clock */
 SIUL2.MSCR[115].B.IBE = 1;
                                /* Pad PH3: Enable pad for input */
 SIUL2.IMCR[41].B.SSS = 2;
                                 /* eMIOSO chan 22: connected to PH3 */
}
```





```
void emios1_ch06_IPWM(void) {    /* Config emios 1 chan 06: IPWM */
  eMIOS UC 1.UC[6].C.R = 0x0; /* Disable channel prescaler (reset default) */
  eMIOS UC 1.UC[6].C.B.BSL = 0;
                                 /* Timebase: counter bus A (chan 12) */
 eMIOS UC 1.UC[6].C.B.MODE = 4;
                                  /* Input Pulse Width mode */
 eMIOS UC 1.UC[6].C.B.IF = 2;
                                 /* Input filter: 8 filter clocks */
                                  /* Filter clock: eMIOS module clock */
 eMIOS_UC_1.UC[6].C.B.FCK = 1;
 SIUL2.MSCR[116].B.IBE = 1; /* Pad PH4: Enable pad for input */
 SIUL2.IMCR[42].B.SSS = 2; /* eMIOS1 chan 6: connected to pad PH4 */
void enable emios(void) {
                            /* Enable prescaled clocks to channels */
 eMIOS 0.MCR.B.GPREN = 1;
                            /* Enable global prescaled clocks */
 eMIOS 0.MCR.B.GTBE = 1;
                            /* Enable global time base */
 eMIOS 1.MCR.B.GPREN = 1;
                            /* Enable global prescaled clocks */
 eMIOS 1.MCR.B.GTBE = 1;
                            /* Enable global time base */
```

Qorivva Recipes for MPC574xG, Rev. 1

Freescale Semiconductor

45



### 2.10 CAN

<u>Description</u>: FlexCAN\_0 transmits a CAN 2.0 B message to FlexCAN 1 at 500K baud. This example does not use interrupts, RX FIFO or DMA.

Key clocks and timing are:

- Clock sources:
  - FlexCAN Control Host Interface (CHI) source: FS80 clock group, which is at 80 MHz here. Note that this frequency cannot be lower than the FlexCAN Protocol Engine clock source, which is 40 MHz in this example.
  - FlexCAN Protocol Engine (PE clock) source: use external oscillator (FXOSC) of 40 MHz.
- CAN timing:
  - Frame period in time quanta = Sync Seg + Prop Seg + Phase Seg1 + Phase Seg2
  - # time quanta per bit rate period: choose 16 (typically 12-20)
  - Sample point: choose 75%, which is 12 of 16 time quanta units
  - Phase Seg2 = # time quanta after sample point = 4
  - Phase\_Seg1 = Phase\_Seg2 = 4
  - -- Sync\_Seg = 1
  - Prop\_Seg = # time quanta per period Phase\_Seg1 Phase\_Seg2 SyncSeg = 16 -4 -4 -1 = 7
  - Resync Jump Width = register field value RJW+1 = Phase\_Seg2 if Phase\_Seg2 < 4; else use 4. Use (RJW+1) = 4, so RJW = 3.
  - $f_{tq}$  (time quanta frequency) = (16 time quanta/bit rate period) x (500K bit rate periods/sec) = 8 MHz
  - Prescaler (PRESDIV+1) =  $f_{CANCLK} / f_{tq} = 40 \text{ MHz} / 8 \text{ MHz} = 5$
  - PRESDIV = 5 1 = 4

Table 21. Source Files - FlexCAN program

| Program Folder   | File                                                                     | Revision Date                   |
|------------------|--------------------------------------------------------------------------|---------------------------------|
| src              | main_core_0.c<br>flexcan.c                                               | 12 Feb 2015<br>09 Mar 2015      |
| common           | platform_inits.c<br>mode_entry.c                                         | 01 Aug 2013<br>29 Jan 2015      |
| tgt              | standalone_rom_run.ld<br>standalone_ram.ld<br>various compiler libraries | 10 Sep 2013<br>25 Jul 2013<br>- |
| tgt\libboardinit | mpc5748g_rev_core0_only.ppc                                              | 27 Jan 2015                     |

Figure 3. FlexCAN Example Timing



| Port | Signal  | SIUL_MSCR # | SIUL_IMCR # | Comment |
|------|---------|-------------|-------------|---------|
| PB0  | CAN0_TX | 16, SSS=1   | -           |         |
| PB1  | CAN0_RX | 17, SSS=2   | 188         |         |
| PC10 | CAN1_TX | 42, SSS=1   | -           |         |
| PC11 | CAN1_RX | 43, SSS=3   | 189         |         |

#### I/O Connection Notes:

This example can run on a Freescale evaluation board by connecting outputs of the two CAN transceivers. On the Freescale evaluation board to the three pin headers, P15 and P15:

- Connect CAN0-CANH on P15-1 to CAN1-CANH on P14-1
- Connect CAN0-CANL on P15-2 to CAN1-CANL on P14-2
- Connect a 60 ohm resistor between CANH and CANL to terminate the CAN bus

### **Design Summary**:

- Perform general chip initilizations as in previous hello world projects including:
  - Set sysclk to 160MHz PLL
  - Enable clocks to peripherals FlexCAN0, FlexCAN1 in all RUN modes
- FlexCAN module initialization:
  - Select clock source: Disable module (MDIS), and then select external osc (CLKSRC)
  - Enable configuring module: Enable module (MDIS) and put into freeze mode (FRZ)
  - Wait for freeze acknolwedge (FRZACK). This is generally good practice on freeze mode entry and exit.
  - Optionally set additional module controls in Module Configuration Register (CAN MCR)
  - Initialize bit timing in Control 1 register (CAN CTRL1)
  - Optionally initialize CAN Bit Timing register (CAN\_CBT), CAN FD Bit Timing register (CAN\_FDCBT)
  - Initialize message buffers
  - Initialize mask registers
  - Configure pads
  - Negate Halt state for message buffers.
- Loop: Transmit and Receive message:
  - Transmit message
    - Fill in message buffer then set its code to activate
  - Receive message
    - Wait (poll) for message buffer flag (IFLAGx)
    - Read message bufer
    - Read timer to clear buffers
    - Clear message buffer flag

Qorivva Recipes for MPC574xG, Rev. 1



### 2.10.1 main core 0.c

```
void main(){
 uint32 t CAN msg count = 0;
 memory config 160mhz(); /* Configure wait states, flash master access, etc.*/
                         /* Configure crossbar */
  crossbar config();
 peri clock gating();
                        /* configure gating/enabling peri. clocks for modes*/
                        /* configuration occurs after mode transition */
 system160mhz();
                        /* sysclk=160MHz, dividers configured, mode trans*/
  initCAN 1();
                         /* Initialize FLEXCAN 1 & one of its buffers for receive*/
 initCAN 0();
                         /* Initialize FlexCAN 0 & one of its buffers for transmit*/
 while (1) {
                           /* Transmit one message from a FlexCAN 0 buffer */
   TransmitMsg();
   ReceiveMsq();
                            /* Wait for the message to be received at FlexCAN 1 */
                           /* Increment CAN message counter */
   CAN msg count++;
```

### 2.10.2 flexcan.c

```
uint32 t RxCODE;
                             /* Received message buffer code */
uint32 t RxID;
                             /* Received message ID */
uint32 t RxLENGTH;
                             /* Recieved message number of data bytes */
uint8 t RxDATA[8];
                             /* Received message data string*/
uint32 t RxTIMESTAMP;
                             /* Received message time */
                             /* General init. MB IDs: MB4 ID_STD=0x555 */
void initCAN 1(void) {
  uint8 t i;
  CAN 1.MCR.B.MDIS = 1;
                             /* Disable module before selecting clock source*/
                             /* Clock Source = oscillator clock (40 MHz) */
  CAN 1.CTRL1.B.CLKSRC=0;
                             /* Enable module for config. (Sets FRZ, HALT) */
  CAN 1.MCR.B.MDIS = 0;
  while (!CAN 1.MCR.B.FRZACK) {} /* Wait for freeze acknowledge to set */
                /* Good practice: wait for FRZACK on freeze mode entry/exit */
  CAN 1.CTRL1.R = 0 \times 0.4DB0086; /* CAN bus: 40 MHz clksrc, 500K bps with 16 tq */
                             /* PRESDIV+1 = Fclksrc/Ftq = 40 MHz/8MHz = 5 */
                             /*
                                   so PRESDIV = 4 */
                             /* PSEG2 = Phase_Seg2 - 1 = 4 - 1 = 3 */
                             /* PSEG1 = PSEG2 = 3 */
                             /* PROPSEG= Prop_Seg - 1 = 7 - 1 = 6 */
                             /* RJW = Resync Jump Width - 1 = 4 = 1 */
                             /* SMP = 1: use 3 bits per CAN sample */
                             /* CLKSRC=0 (unchanged): Fcanclk= Fxtal= 40 MHz*/
  for (i=0; i<96; i++) {
                           /* MPC574xG has 96 buffers after rev 0 */
   CAN 1.MB[i].CS.B.CODE = 0; /* Inactivate all message buffers */
                               /* MB 4 will look for a standard ID */
  CAN 1.MB[4].CS.B.IDE = 0;
  CAN 1.MB[4].ID.B.ID STD = 0x555; /* MB 4 will look for ID = 0x555 */
  CAN 1.MB[4].CS.B.CODE = 4; /* MB 4 set to RX EMPTY */
  CAN 1.RXMGMASK.R = 0x1FFFFFFF; /* Global acceptance mask */
  SIUL2.MSCR[42].B.SSS = 1; /* Pad PC10: Source signal is CAN1_TX */
                             /* Pad PC10: Maximum slew rate */
  SIUL2.MSCR[42].B.SRC = 3;
  SIUL2.MSCR[42].B.OBE = 1; /* Pad PC10: Output Buffer Enable */
  SIUL2.MSCR[43].B.IBE = 1; /* Pad PC11: Enable pad for input -CAN1_RX */
  SIUL2.IMCR[189].B.SSS = 3; /* CAN1 RX : connected to pad PC11 */
```

Qorivva Recipes for MPC574xG, Rev. 1



```
CAN 1.MCR.R = 0x0000003F; /* Negate FlexCAN 1 halt state for 64 MBs */
 while (CAN 1.MCR.B.FRZACK & CAN_1.MCR.B.NOTRDY) \{\} /* Wait to clear */
                /* Good practice: wait for FRZACK on freeze mode entry/exit */
void initCAN 0(void) {
                                  /* General init. No MB IDs iniialized */
 uint8 ti;
 CAN 0.MCR.B.MDIS = 1;
                             /* Disable module before selecting clock source*/
 CAN 0.CTRL1.B.CLKSRC=0;
                             /* Clock Source = oscillator clock (40 MHz) */
 CAN_0.MCR.B.MDIS = 0;
                            /* Enable module for config. (Sets FRZ, HALT) */
  while (!CAN_0.MCR.B.FRZACK) {} /* Wait for freeze acknowledge to set */
  CAN 0.CTRL1.R = 0x04DB0086; /* CAN bus: same as for CAN 1 */
  for (i=0; i<96; i++) { /* MPC574xG has 96 buffers after rev 0 */
   CAN 0.MB[i].CS.B.CODE = 0; /* Inactivate all message buffers */
 CAN 0.MB[0].CS.B.CODE = 8;
                               /* Message Buffer 0 set to TX INACTIVE */
 SIUL2.MSCR[16].B.SSS = 1;
                             /* Pad PBO: Source signal is CANO TX */
                             /* Pad PB0: Output Buffer Enable */
 SIUL2.MSCR[16].B.OBE = 1;
                             /* Pad PB0: Maximum slew rate */
 SIUL2.MSCR[16].B.SRC = 3;
                              /* Pad PB1: Enable pad for input - CANO_RX */
 SIUL2.MSCR[17].B.IBE = 1;
 SIUL2.IMCR[188].B.SSS = 2;
                              /* CANO RX: connected to pad PB1 */
 CAN 0.MCR.R = 0 \times 0000003F;
                                 /* Negate FlexCAN 0 halt state for 64 MB */
 while (CAN_0.MCR.B.FRZACK & CAN_0.MCR.B.NOTRDY) {} /* Wait to clear */
                /* Good practice: wait for FRZACK on freeze mode entry/exit */
}
void TransmitMsg(void) {    /* Assumption: Message buffer CODE is INACTIVE */
 uint8 ti;
 const uint8 t TxData[] = {"Hello"}; /* Transmit string*/
 CAN 0.MB[0].CS.B.IDE = 0;
                                /* Use standard ID length */
 CAN 0.MB[0].ID.B.ID STD = 0x555;/* Transmit ID is 0x555 */
  CAN 0.MB[0].CS.B.RTR = 0; /* Data frame, not remote Tx request frame */
  CAN 0.MB[0].CS.B.DLC = sizeof(TxData) -1; /*#bytes to transmit w/o null*/
  for (i=0; i<sizeof(TxData); i++) {</pre>
   CAN 0.MB[0].DATA.B[i] = TxData[i];
                                         /* Data to be transmitted */
 CAN 0.MB[0].CS.B.SRR = 1;
                              /* Tx frame (not req'd for standard frame)*/
 CAN 0.MB[0].CS.B.CODE =0xC; /* Activate msg. buf. to transmit data frame */
}
void ReceiveMsg(void) {
 uint8 t j;
 uint32 t dummy;
 while (CAN_1.IFLAG1.B.BUF4T01I != 8) {}; /* Wait for CAN 1 MB 4 flag */
 RXCODE = CAN 1.MB[4].CS.B.CODE; /* Read CODE, ID, LENGTH, DATA, TIMESTAMP*/
 RxID
         = CAN 1.MB[4].ID.B.ID STD;
 RxLENGTH = CAN_1.MB[4].CS.B.DLC;
  for (j=0; j<RxLENGTH; j++) {
   RxDATA[j] = CAN 1.MB[4].DATA.B[j];
 RxTIMESTAMP = CAN 1.MB[4].CS.B.TIMESTAMP;
  dummy = CAN 1.TIMER.R;
                              /* Read TIMER to unlock message buffers */
                                   /* Clear CAN 1 MB 4 flag */
  CAN 1.IFLAG1.R = 0 \times 00000010;
```

Qorivva Recipes for MPC574xG, Rev. 1



### 2.11 LIN

<u>Description</u>: LINFlexD module is intialized then loops as follows:

- master transmits an 8 byte message of 'hello<space><space>'<</li>
- master transmits header to request LIN frame from a slave. (If no slave is connected, code waits forever.)

Baud rate for this module is 80 MHz LIN CLK divided down to 10.417K bps.

Figure 4. LIN example timing. Top: Master transmits header and data. Bottom: Frame transmits data and



waits for slave response.

Table 23. Source Files - LIN program

| Program Folder   | File                                                                     | Revision Date                   |
|------------------|--------------------------------------------------------------------------|---------------------------------|
| src              | main_core_0.c<br>linflexd_lin.c                                          | 12 Feb 2015<br>13 Jan 2015      |
| common           | platform_inits.c<br>mode_entry.c                                         | 01 Aug 2013<br>29 Jan 2015      |
| tgt              | standalone_rom_run.ld<br>standalone_ram.ld<br>various compiler libraries | 10 Sep 2013<br>25 Jul 2013<br>- |
| tgt\libboardinit | mpc5748g_rev_core0_only.ppc                                              | 27 Jan 2015                     |

Table 24. I/O Connections: LIN program

| Port | Signal  | SIUL_MSCR # | SIUL_IMCR # | Comment |
|------|---------|-------------|-------------|---------|
| PC6  | LIN1_TX | 38          | -           |         |
| PC7  | LIN1_RX | 39          | 201, SSS=1  |         |



#### I/O Connection Notes:

This example can run on a Freescale evaluation board. One of two connections to the LIN 1 connector should be done:

- Connect 12V to the LIN 1 connector to power the transceiver. This enables the LIN transceiver to loop Tx back to Rx so entire transmit frames can be issued successfully.
- Optional: Connect a LIN tool to act as a LIN slave to respond to the master's header issued in receiveLINframe() of this example.

Be sure the default jumpers are installed on LIN1 port of the EVB:

- J12: 1-2 (Rx), 3-4 (Tx)
- J13: 1-2 (Transceiver VSUP)

### **Design Summary**:

- Perform general chip initilizations as in previous hello world projects including:
  - Set sysclk to 160MHz PLL
  - Enable clocks to peripherals LINFlex 1 in all RUN modes
- LINFlexD 1 module initialization:
  - Put LINFlex hardware in initialization mode
  - Initialize module:
    - checksum done by HW,
    - checksum field enabled in LIN frame.
    - auto sync disabled,
    - sleep bit cleared by SW only, 8 bytes data,
    - no IRQ on filter non match,
    - loop back disabled,
    - Master Mode,
    - 11 bit break length,
    - receive buffer not locket
    - no sleep mode request
    - remain in initialization mode (for now)
  - Baud rate divider<sup>1</sup> = 80 MHz LIN CLK input /  $(16 * 10.417 \text{Kbps}) \sim 480$
  - Change module mode from INIT to normal
  - Configure pads
- Loop:
  - Transmit LIN frame
    - Load 8 bytes of data to buffere data registers: 'hello' plus three spaces. The LINFlex Buffer Data Registers use big Endian, so byte ordering is reversed.

Qorivva Recipes for MPC574xG, Rev. 1

<sup>1.</sup>Per MPC5748G Reference Manual, Rev 3, page 1847: Baud rate is calculate4d with the following formulat for both receiver and transmitter.  $Tx = Tx = LIN\_CLK/(16 \times LDIV)$ .



- Initialize header: 8 bytes data, transmit, enhanced checksum, ID = 0x35
- Request header transmission
- Wait for data transfer complete flag
- Clear data transfer complete flag
- Receive LIN frame
  - Intialize header: 8 bytes data, receive, enhanced checksum, ID = 0x15
  - Wait for data receive complete flag
     NOTE: if no slave is connected then code waits forever here
  - Put received data into buffer
  - Clear data receive complete flag
- Increment a counter of LIN messages

### 2.11.1 main\_core\_0.c

```
void peri_clock_gating (void) {
 MC\_ME.RUN\_PC[0].R = 0x000000000; /* gate off clock for all RUN modes */
 MC\_ME.RUN\_PC[1].R = 0x000000FE; /* config. peri clock for all RUN modes */
 MC ME.PCTL[51].B.RUN CFG = 0x1; /* LINFlex 1: select peri. cfg. RUN PC[1]*/
void main(){
 uint32_t LIN_msg_count = 0;
                                /* Count of LIN messages transmitted */
 memory config 160mhz(); /* Configure wait states, flash master access, etc.*/
  crossbar config();
                          /* Configure crossbar */
 peri_clock_gating();
                          /* Configure gating/enabling peri. clocks for modes*/
                          /* Configuration occurs after mode transition */
                          /* sysclk=160MHz, dividers configured, mode trans*/
  system160mhz();
                          /* Initialize LINFlexD 1 as master */
  initLINFlexD 1();
 while (1) {
   transmitLINframe();
                          /* Transmit one frame from master */
                          /* Request data (requires extra LIN node) */
    receiveLINframe();
   LIN msg count++;
                           /* Increment LIN message transmit count */
```

Qorivva Recipes for MPC574xG, Rev. 1

52

Freescale Semiconductor



# 2.11.2 linflexd lin.c

```
void initLINFlexD 1 (void) {
                                /* Master at 10.417K baud with 80MHz LIN CLK */
 LINFlexD 1.LINCR1.B.INIT = 1;
                                 /* Put LINFlex hardware in init mode */
 LINFlexD 1.LINCR1.R= 0x00000311; /* Configure module as LIN master & header */
 LINFlexD 1.LINIBRR.B.IBR= 480; /* Mantissa baud rate divider component */
       /* Baud rate divider = 80 MHz LIN CLK input / (16*10417K bps) \sim=480 */
 LINFlexD 1.LINFBRR.B.FBR = 0; /* Fraction baud rate divider comonent */
 LINFlexD 1.LINCR1.R= 0x00000310; /* Change module mode from init to normal */
  SIUL2.MSCR[38].B.SSS = 1;
                            /* Pad PC7: Source signal is LIN1 TX */
 SIUL2.MSCR[38].B.OBE = 1;
                              /* Pad PC7: OBE=1. */
 SIUL2.MSCR[38].B.SRC = 3;
                              /* Pad PC7: Full strength slew rate */
 SIUL2.MSCR[39].B.IBE = 1;
SIUL2.IMCR[201].B.SSS = 1;
                              /* Pad PC6: Enable pad for input */
                               /* LIN1 RX : connected to pad PC6 */
LINFlexD 1.BDRM.R = 0x2020206F; /* Load most significant bytes ' o' */
 LINFlexD 1.BDRL.R = 0x6C6C6548; /* Load least significant bytes 'lleh' */
 LINFlexD_1.BIDR.R = 0x00001E35; /* Init header: ID=0x35, 8 B, Tx, enh cksum*/
                               /* Request header transmission */
 LINFlexD 1.LINCR2.B.HTRQ = 1;
 while (!LINFlexD_1.LINSR.B.DTF); /* Wait for data transfer complete flag */
 LINFlexD 1.LINSR.R = 0x00000002; /* Clear DTF flag */
}
void receiveLINframe (void) {
                                  /* Request data from ID 0x15 */
        uint8 t RxBuffer[8] = {0};
        uint8 t i;
  LINFlexD 1.BIDR.R = 0x00001C15; /* Init header: ID=0x15, 8 B, Rx, enh cksum */
                                 /* Request header transmission */
 LINFlexD 1.LINCR2.B.HTRQ = 1;
 while (!LINFlexD 1.LINSR.B.DRF); /* Wait for data receive complete flag */
                                  /* Code waits here if no slave response */
 for (i=0; i<4;i++) {
                                  /* If received less than or equal 4 data bytes */
        RxBuffer[i] = (LINFlexD 1.BDRL.R>>(i*8)); /* Fill buffer in reverse order */
  for (i=4; i<8; i++) {
                                  /* If received more than 4 data bytes: */
        RxBuffer[i] = (LINFlexD 1.BDRM.R>>((i-4)*8)); /* Fill rest in reverse order */
 LINFlexD 1.LINSR.R = 0x00000004; /* Clear DRF flag */
```



### 2.12 **UART**

<u>Description</u>: LINFlexD\_2 module transmits and receives messages to a terminal. Transmission and reception is simply done one byte at a time without using the FIFO.

Key clocks and timing are:

- Clock sources and timing:
  - LINFlexD 2 Control Host Interface (CHI) source: F80 clock group, which is at 80 MHz here.
- UART timing:
  - For 80 MHz, generate a 57.6K baud rate

NOTE: LINFlexD modules have a transmit complete flag, UARTSR[DTFTFF]. The transmit function typically waits for this flag to set so it knows it is safe to load a new byte for transmission. There is one exception: after reset, this flag is automatically cleared, so the first character should be sent without waiting for this flag to set.

This example's implementation uses a variable during LINFlexD initialization to indicate the first character has not been sent yet. The transmit function checks this variable. If the varible is set, it clears the variable and immediately sends the first byte without waiting for the UARTSR[DTFTFF] flag to set. Since the variable is now clear, subsequent transmissions will wait for UARTSR[DTFTFF] to set.

Table 25. Source Files - Ip\_stop program

| Program Folder   | File                                                                     | Revision Date                   |
|------------------|--------------------------------------------------------------------------|---------------------------------|
| src              | main_core_0.c<br>linflexd_uart.c                                         | 12 Feb 2015<br>31 Mar 2014      |
| common           | platform_inits.c<br>mode_entry.c                                         | 01 Aug 2013<br>29 Jan 2015      |
| tgt              | standalone_rom_run.ld<br>standalone_ram.ld<br>various compiler libraries | 10 Sep 2013<br>25 Jul 2013<br>- |
| tgt\libboardinit | mpc5748g_rev_core0_only.ppc                                              | 27 Jan 2015                     |

Table 26. I/O Connections: Ip\_stop program

| Port | Signal  | SIUL_MSCR# | SIUL_IMCR # | Comment |
|------|---------|------------|-------------|---------|
| PC8  | LIN2_TX | 40         | -           |         |
| PC6  | LIN2_RX | 51         | 202, SSS=2  |         |

### I/O Connection Notes:

This example can run on a Freescale evaluation board by connecting:

- J16-1 to J16-2 (default) for LIN2RX
- J16-3 to J16-4 (default) for LIN2TX

#### Qorivva Recipes for MPC574xG, Rev. 1



- A USB type B cable from connector P17 on the evaluation board to your computer. A serial utility like TeraTerm can be used with settings: 57.6K baud, 8 bits, no parity. EVB default jumpers should be installed.
  - Note: When power is lost to the EVB, the serial port connection to the PC is lost. To run the program after power loss (example power off/debugger detached), either restart the serial utility or reselect the serial port in the utility after the EVB powers up.

### **Design Summary**:

- Perform general chip initilizations as in previous hello world projects including:
  - Set sysclk to 160MHz PLL
  - Enable clocks to peripherals LINFlexD2 in all RUN modes
- LINFlexD12 module initialization:
  - Initialize as UART, 57.6K baud, 8 bits data, no parity
  - Set variable to inidicate the transmit complete flag, UARTSR[DTFTFF], is still in reset state
  - Configure pins
- Transmit a test message (transmit function waits for UARTSR[DTFTFF] to set before loading the character except for very first character after intialization)
- Loop:
  - Wait for a character to be received
  - Transmit back the same character

## 2.12.1 main\_core\_0.c

```
void peri clock gating (void) {
 MC ME.RUN PC[0].R = 0 \times 000000000; /* gate off clock for all RUN modes */
 MC ME.RUN PC[1].R = 0x000000FE; /* config. peri clock for all RUN modes */
 MC_ME.PCTL[52].B.RUN CFG = 0x1; /* LINFlex 2: select peri. cfq. RUN PC[1] */
void main() {
 unsigned char Input;
                        /* Config wait states, flash master access, etc*/
 memory config 160mhz();
 crossbar config();
                          /* Config crossbar */
                         /* Config gating/enabling peri. clocks for modes*/
 peri clock gating();
                          /* Configuration occurs after mode transition */
 system160mhz();
                          /* sysclk=160MHz, dividers configured, mode trans*/
 initLINFlexD 2( 80, 57600 ); /* Init LINFlex2: UART Mode 80MHz, 57600 Baud */
 testLINFlexD 2();
                            /* Display a message on the terminal */
 while (1) {
   Input = rxLINFlexD 2();  /* Wait for & receive one byte */
   txLINFlexD 2(Input);
                           /* Transmit one byte */
  }
}
```

Qorivva Recipes for MPC574xG, Rev. 1



### 2.12.2 linflexd uart.c

```
** LINFLEX UART Driver
** Notes:
** 1. UARTCR bits can NOT be written until UARTCR.UART is SET
** 2. There is no way to determine if the transmit buffer is
** empty before the first data transmission. The DTF bit (Transmit Complete)
** flag is the only indication that it's OK to write to the data buffer.
** There is no way to set this bit in software. To set this bit, a transmit
** must occur.
* /
#include "linflexd uart.h"
unsigned char UARTFirstTransmitFlag;
/*
** Baud Rate = LINCLK / (16 \times LFDIV)
** LINCLK = BR x (16 x LFDIV)
** LINCLK / (BR x 16) = LFDIV
** LFDIV = Mantissa.Fraction.
** Mantissa = LINIBRR
** Fraction = LINFBRR / 16
* *
** Baud Rate = LINCLK / (16 x LINIBRR.(LINFBRR / 16))
** LINIBRR.(LINFBRR / 16) = LINCLK / (BR x 16)
** LINIBRR = Mantissa[LINCLK / (BR x 16)]
** Remainder = LINFBRR / 16
** LINFBRR = Remainder * 16
** The Remainder is < 1, So how does the Remainder work during a divide?
** May be best to use a table?
** For Refernce & Quick Tests
** LINFLEX x.LINIBRR.R = 416;
                                        // 9600 at 64MHz
** LINFLEX_x.LINFBRR.R = 11;
* *
** LINFLEX x.LINIBRR.R = 781;
                                        // 9600 at 120MHz
** LINFLEX x.LINFBRR.R = 4;
void initLINFlexD 2 ( unsigned int MegaHertz, unsigned int BaudRate ) {
 unsigned int Fraction;
 unsigned int Integer;
 LINFlexD 2.LINCR1.B.INIT = 1;
                             /* Enter Initialization Mode */
 LINFlexD 2.LINCR1.B.SLEEP = 0;
                             /* Exit Sleep Mode */
                             /* UART Enable- Req'd before UART config.*/
 LINFlexD 2.UARTCR.B.UART = 1;
                             /* UART Ena, 1 byte tx, no parity, 8 data*/
 LINFlexD 2.UARTCR.R = 0 \times 0033;
 LINFlexD 2.UARTSR.B.SZF = 1;
                             /* CHANGE THIS LINE Clear the Zero status bit */
 LINFlexD 2.UARTSR.B.DRFRFE = 1; /* CHANGE THIS LINE Clear DRFRFE flag - W1C */
 BaudRate = (MegaHertz * 1000000) / BaudRate;
 Integer = BaudRate / 16;
```



```
Fraction = BaudRate - (Integer * 16);
 LINFlexD 2.LINIBRR.R = Integer;
 LINFlexD 2.LINFBRR.R = Fraction;
 LINFlexD 2.LINCR1.B.INIT = 0;
                          /* Exit Initialization Mode */
                          /* Indicate no Tx has taken place yet */
 UARTFirstTransmitFlag = 1;
                          /* Pad PC8: Source signal is LIN2_TX */
 SIUL2.MSCR[40].B.SSS = 1;
 SIUL2.MSCR[40].B.OBE = 1;
                          /* Pad PC8: OBE=1. */
 SIUL2.MSCR[40].B.SRC = 3;
                          /* Pad PC8: Full strength slew rate */
 SIUL2.MSCR[41].B.IBE = 1;
                          /* Pad PC6: Enable pad for input */
 SIUL2.IMCR[202].B.SSS = 2;
                          /* LIN2 RX : connected to pad PC9 */
char message[] = "Welcome to MPC5748G! ";
int i, size;
 size = sizeof(message);
 for (i = 0; i < size; i++) {
  txLINFlexD_2(message[i]);
 txLINFlexD 2(13);
                         /* Carriage return */
                         /* Line feed */
 txLINFlexD 2(10);
unsigned char rxLINFlexD 2() {
 while (LINFlexD_2.UARTSR.B.DRFRFE == 0); /* Wait for dta reception complete*/
 LINFlexD_2.UARTSR.R &= UART_DRFRFE; /* Clear data receptoin flag W1C */
 return( LINFlexD 2.BDRM.B.DATA4 );
                               /* Read byte of Data */
/*******************************
void txLINFlexD_2( unsigned char Data ) {
 if( UARTFirstTransmitFlag ) {  /* 1st byte transmit after init: */
  UARTFirstTransmitFlag = 0;
                              /* Clear variable */
                              /* Normal tranmit (not 1st time): */
 else {
  while (LINFlexD 2.UARTSR.B.DTFTFF == 0); /* Wait for data trans complete*/
  LINFlexD 2.UARTSR.R &= UART DTFTFF; /* Clear DTFTFF flag - W1C */
 LINFlexD 2.BDRL.B.DATA0 = Data;
                                 /* Transmit 8 bits Data */
unsigned char checkLINFlexD 2() { /* Optional utility for status check */
 return( LINFlexD 2.UARTSR.B.DRFRFE ); /* Return Receive Buffer Status */
void echoLINFlexD 2() {
                             /* Optional utility to echo char. */
 txLINFlexD 2( rxLINFlexD 2() );
```

Qorivva Recipes for MPC574xG, Rev. 1



# 2.13 SPI

<u>Description</u>: DSPI\_3 module, configured as master, transmits data to a SPI\_1 module that is configured as a slave. Transmissions are implemented using repeated software issued commands without interrupts or DMA. Baud rate is 1 MHz.

Clock and Timing Attributes Register (CTARx): Both modules will use the same timing attributes below even though the slave module does not use some of the attributes. Both modules also share the same baud rate clock input source of F80 clock group at 80 MHz, which has a 12.5 nsec period. (Some DSPI and SPI modules use a different input source frequency!) The CTAR value of 0x7802\_1004 is used here to provide the following timing and attributes:

- Frame Size (FMSZ) = 16 bits
- LSB First (LSBFE): MSB, not LSB, will be sent first here
- Clock Polarity (CPOL): low inactive state
- Clock Phase (CPHA): capture data on leading edge (rising edge)
- SCK Baud Rate =  $(f_{F80} / (PBR \text{ prescaler of 5}) \times ((1 + DBR \text{ of 0}) / (BR \text{ scaler of 16}))$ 
  - $= (80 \text{ MHz} / 5) \times ((1 + 0) / (16))$
  - = 1 MHz (1 usec period)
- PCS to SCK Delay  $(t_{CSC})$  = (F80 period) x (PCSSCK prescaler of 1) x (CSSCK delay scale of 4)
  - = 12.5 nsec x 1 x 2
  - = 50 nsec
- After SCK Delay  $(t_{ASC}) = (F80 \text{ period}) \times (PASC \text{ prescaler of 1}) \times (ASC \text{ delay scale of 2})$ 
  - = 12.5 nsec x 1 x 2
  - = 25 nsec
- Delay after Transfer( $t_{DT}$ ) = (F80 period) x (PDT prescaler of 1) x (DT delay scale of 2)
  - = 12.5 nsec x 1 x 2
  - = 25 nsec

TIP: Be sure to have adequate delay between the sampling edge of SCK and PCS. In this example SCK samples on the leading edge, which is the first edge after PCS goes active. Therefore 50 nsec ( $t_{CSC}$ ) after PCS the master samples its SIN input from the slave. The slave must have its SOUT output changed within that short time. On the Freescale EVB using simple jumper wires the first bit was often improperly read when  $t_{CSC}$  was 25 nsec, but worked properly when  $t_{CSC}$  was 50 nsec.

The actual SPI commands consist of the fields below:

- Continuous Peripheral Chip Select: Not used here, so PCS is inactive between transfers
- Clock and Transfer Register: CTAR 0 is required for slave SPIs. Master will also use CTAR 0.
- End of Queue: EOQ bit is set for last transfer, which is the only transfer in this example.
- Transfer Data: The slave will respond with data 0x1234. The master transmits 0x5678.

Pad slew rate control is imporant for fast SPI baud rates. The pad register field SIUL2\_MSCRx[SRC] is set to the maximum slew rate.



Table 27. Source Files - SPI program

| Program Folder   | File                                                                     | Revision Date                   |
|------------------|--------------------------------------------------------------------------|---------------------------------|
| src              | main_core_0.c<br>spi.c                                                   | 21 Apr 2015<br>29 Apr 2015      |
| common           | platform_inits.c<br>mode_entry.c                                         | 01 Aug 2013<br>29 Jan 2015      |
| tgt              | standalone_rom_run.ld<br>standalone_ram.ld<br>various compiler libraries | 10 Sep 2013<br>25 Jul 2013<br>- |
| tgt\libboardinit | mpc5748g_rev_core0_only.ppc                                              | 27 Jan 2015                     |

Table 28. I/O Connections: SPI program. Wire the four signal pairs on a Freescale EVB

| Port | Signal      | SIUL_MSCR# | SIUL_IMCR #    | Comment                        |
|------|-------------|------------|----------------|--------------------------------|
| PG2  | DSPI_3 SOUT | 98         | -              | Data out (master to slave)     |
| PK15 | SPI_1 SIN   | 175        | 815-512, SSS=2 |                                |
| PG4  | DSPI_3 SCK  | 100        | -              | Serial clock                   |
| PJ4  | SPI_1 SCK   | 148        | 816-512, SSS=1 |                                |
| PG5  | DSPI_3 SIN  | 101        | 809-512, SSS=1 | Data in (to master from slave) |
| PL0  | SPI_1 SOUT  | 176        | -              |                                |
| PG3  | DSPI_3 CS0  | 99         | -              | Chip select to slave           |
| PK14 | SPI_1 SS    | 174        | 817-512, SSS=3 |                                |

### Design Summary:

- Perform general chip initilizations as in previous hello world projects including:
  - Enable clocks to peripherals DSPI 3 and SPI 1 in all RUN modes
  - Set sysclk to 160MHz PLL
- Initialize DSPI 3 as master and SPI 1 as slave using common timing attributes
- Configure SPI ports for both modules
- Loop:
  - Slave SPI is initialized with data to be returned to master
  - Master transmits data to slave, receiving slave's data at same time
  - Data is read on both master and slave.

Figure 5. Master SPI Signals. SCK 1 MHz, sampling on rising edge. SOUT data = 0x5678, SIN data = 0x1234



Qorivva Recipes for MPC574xG, Rev. 1



### 2.13.1 main core 0.c

```
void peri clock gating (void) {
 MC ME.RUN PC[0].R = 0 \times 000000000; /* gate off clock for all RUN modes */
 MC ME.RUN PC[1].R = 0x0000000FE; /* config. peri clock for all RUN modes */
 MC ME.PCTL[43].B.RUN_CFG = 0x1; /* DSPI 2: select peri. cfg. RUN_PC[1] */
 MC ME.PCTL[97].B.RUN CFG = 0x1; /* SPI 1: select peri. cfg. RUN PC[1] */
/******************************* Main ***************************/
void main(){
 unsigned int i = 0;
 memory config 160mhz();
                                            /* Config wait states, flash master access, etc*/
 crossbar config();
                                            /* Config crossbar */
 peri_clock_gating();
                                           /* Config gating/enabling peri. clocks for modes*/
                                            /* Configuration occurs after mode transition */
 system160mhz();
                                           /* sysclk=160MHz, dividers configured, mode trans*/
 init DSPI 3();
                                          /* Initialize DSPI 0 as master SPI and init CTAR0 */
 init_SPI 1();
                                           /* Initialize DSPI 1 as Slave SPI and init CTARO */
 init_spi_ports();
                                            /* DSPI3 Master, SPI 1 Slave */
 while(1) {
   SPI 1.PUSHR.PUSHR.R = 0 \times 00001234;
                                           /* Initialize slave DSPI 1's response to master */
   DSPI 3.PUSHR.PUSHR.R = 0 \times 08015678;
                                          /* Transmit data from master to slave SPI with EOQ */
   read data SPI 1();
                                            /* Read data on slave DSPI */
                                            /* Read data on master DSPI */
   read data DSPI 3();
    i++;
}
```

# 2.13.2 spi.c

```
unsigned int RecDataMaster;
unsigned int RecDataSlave;
/* There are only 2 options available on the Freescale MPC5748G EVB
** the "x" signifies the channel used
** DSPI_3 MASTER
** CLK
     PG4x PH12
** SOUT PG2x PH11
** SIN
      PG5x PI11
** SS/CS0 PG3xPH13
* *
** SPI 1 SLAVE
** CLK
      PJ4x
** SOUT
     PH15 PK13 PL0x PP6
** SIN
     PJ1
          PK15x
** SS/CS0 PI6 PJ2
```

Qorivva Recipes for MPC574xG, Rev. 1

60

Freescale Semiconductor



```
void init_spi_ports() {
  /* Master - DSPI 3 */
 SIUL2.MSCR[98].B.SSS = 2;
                                           /* Pad PG2: Source signal is DSPI 3 SOUT */
  SIUL2.MSCR[98].B.OBE = 1;
                                            /* Pad PG2: OBE=1. */
  SIUL2.MSCR[98].B.SRC = 3;
                                            /* Pad PG2: Full strength slew rate */
 SIUL2.MSCR[100].B.SSS = 2;
                                            /* Pad PG4: Source signal is DSPI 3 CLK */
                                            /* Pad PG4: OBE=1. */
/* Pad PG4: Full strength slew rate */
  SIUL2.MSCR[100].B.OBE = 1;
  SIUL2.MSCR[100].B.SRC = 3;
  SIUL2.MSCR[101].B.IBE = 1;
                                            /* Pad PG5: Enable pad for input DSPI 3 SIN */
  SIUL2.IMCR[809-512].B.SSS = 1;
                                            /* Pad PG5: connected to pad PG5 */
                                          /* Pad PG3: Source signal is DSPI_3 CS0 */
/* Pad PG3: OBE=1. */
  SIUL2.MSCR[99].B.SSS = 2;
 SIUL2.MSCR[99].B.OBE = 1;
  SIUL2.MSCR[99].B.SRC = 3;
                                            /* Pad PG3: Full strength slew rate */
  /* Slave - SPI 1 */
                                          /* Pad PJ4: Source signal is SPI_1 CLK */
 SIUL2.MSCR[148].B.SSS = 1;
SIUL2.MSCR[148].B.IBE = 1;
 /* Pad PLO: Source signal is SPI_1 SOUT */
  SIUL2.MSCR[176].B.SSS = 1;
                                           /* Pad PL0: OBE=1. */
  SIUL2.MSCR[176].B.OBE = 1;
 SIUL2.MSCR[176].B.SRC = 3;
                                            /* Pad PLO: Full strength slew rate */
 SIUL2.MSCR[175].B.IBE = 1;
SIUL2.IMCR[815-512].B.SSS = 2;
                                            /* Pad PK15: Enable pad for input SPI 1 SIN */
                                            /* Pad PK15: connected to pad */
 SIUL2.MSCR[174].B.IBE = 1;
                                            /* Pad PK14: IBE=1. SPI 1 SS */
 SIUL2.IMCR[817-512].B.SSS = 3;
                                            /* Pad PK14: connected to pad */
void init_DSPI_3(void) {
 DSPI_3.MCR.R = 0x80010001;
void read data DSPI 3(void) {
                                          /* Wait for Receive FIFO Drain Flag = 1 */
/* Read data received by slave SPI */
 while (DSPI_3.SR.B.RFDF != 1) {}
 RecDataSlave = DSPI_3.POPR.R;
                                            /\star Clear ALL status flags by writing 1 to them \star/
 DSPI 3.SR.R = 0xFCFE0000;
void init SPI 1(void) {
 __..... - oxououuuu01; /* Configure DSPI_1 as slave */
SPI_1.MODE.CTAR[0].R = 0x78021004; /* Configure CTAR0 */
SPI_1.MCR.B.HALT = 0x0; /* Figure CTAR0 */
 SPI 1.MCR.B.HALT = 0x0;
                                         /* Exit HALT mode: go from STOPPED to RUNNING state*/
void read data SPI 1(void) {
                                       /* Wait for Receive FIFO Drain Flag = 1 */
/* Read data received by master SPI */
/* Clear ALL status flags by writing 1 */
 while (SPI_1.SR.B.RFDF != 1) {}
RecDataMaster = SPI_1.POPR.R;
 SPI 1.SR.R = 0 \times FCFE0000;
}
```



### 2.14 SPI + DMA

<u>Description</u>: DSPI\_3 module, configured as master, transmits a 256 element array of bytes to a SPI\_1 module using DMA. Transmissions are implemented using DMA. A single byte is transferred each DMA request. Baud rate is 1 MHz.

Clock and Timing Attributes Register (CTARx): Both modules will use the same timing attributes below even though the slave module does not use some of the attributes. Both modules also share the same baud rate clock input source of F80 clock group at 80 MHz, which has a 12.5 nsec period. (Some DSPI and SPI modules use a different input source frequency!) The CTAR value of 0xB800\_1111 is used here to provide the following timing and attributes:

- Frame Size (FMSZ) = 8 bits
- LSB First (LSBFE): MSB, not LSB, will be sent first here
- Clock Polarity (CPOL): low inactive state
- Clock Phase (CPHA): capture data on leading edge (rising edge)
- SCK Baud Rate =  $(f_{F80} / (PBR \text{ prescaler of 2}) \times ((1 + DBR \text{ of 1}) / (BR \text{ scaler of 4}))$ 
  - $= (80 \text{ MHz} / 2) \times ((1 + 1) / (4))$
  - = 20MHz (50 nsec period)
- PCS to SCK Delay  $(t_{CSC})$  = (F80 period) x (PCSSCK prescaler of 1) x (CSSCK delay scale of 4)
  - = 12.5 nsec x 1 x 2
  - = 50 nsec
- After SCK Delay  $(t_{ASC}) = (F80 \text{ period}) \times (PASC \text{ prescaler of 1}) \times (ASC \text{ delay scale of 4})$ 
  - = 12.5 nsec x 1 x 4
  - = 50 nsec
- Delay after Transfer( $t_{DT}$ ) = (F80 period) x (PDT prescaler of 1) x (DT delay scale of 4)
  - = 12.5 nsec x 1 x 4
  - = 50 nsec

TIP: Be sure to have adequate delay between the sampling edge of SCK and PCS. In this example SCK samples on the leading edge, which is the first edge after PCS goes active.

The actual SPI commands consist of the fields below:

- Continuous Peripheral Chip Select: Not used here, so PCS is inactive between transfers
- Clock and Transfer Register: CTAR 0 is required for slave SPIs. Master will also use CTAR 0.
- End of Queue: EOQ bit is set for last transfer, which is the only transfer in this example.
- Transfer Data: The slave will respond with zero. The master transmits an increasing value from an 256 byte arrary that start at 0 and goes to 255.

Pad slew rate control is imporant for fast SPI baud rates. The pad register field SIUL2\_MSCRx[SRC] is set to the maximum slew rate.



Table 29. Source Files - SPI program

| Program Folder   | File                                                                     | Revision Date                             |
|------------------|--------------------------------------------------------------------------|-------------------------------------------|
| src              | main_core_0.c<br>spi.c<br>edma.c                                         | 30 Apr 2015<br>21 Apr 2015<br>22 Apr 2015 |
| common           | platform_inits.c<br>mode_entry.c                                         | 01 Aug 2013<br>29 Jan 2015                |
| tgt              | standalone_rom_run.ld<br>standalone_ram.ld<br>various compiler libraries | 10 Sep 2013<br>25 Jul 2013<br>-           |
| tgt\libboardinit | mpc5748g_rev_core0_only.ppc                                              | 27 Jan 2015                               |

Table 30. I/O Connections: SPI program. Wire the four signal pairs on a Freescale EVB

| Port | Signal      | SIUL_MSCR # | SIUL_IMCR #    | Comment                        |
|------|-------------|-------------|----------------|--------------------------------|
| PG2  | DSPI_3 SOUT | 98          | -              | Data out (master to slave)     |
| PK15 | SPI_1 SIN   | 175         | 815-512, SSS=2 |                                |
| PG4  | DSPI_3 SCK  | 100         | -              | Serial clock                   |
| PJ4  | SPI_1 SCK   | 148         | 816-512, SSS=1 |                                |
| PG5  | DSPI_3 SIN  | 101         | 809-512, SSS=1 | Data in (to master from slave) |
| PL0  | SPI_1 SOUT  | 176         | -              |                                |
| PG3  | DSPI_3 CS0  | 99          | -              | Chip select to slave           |
| PK14 | SPI_1 SS    | 174         | 817-512, SSS=3 |                                |

### **Design Summary**:

- Perform general chip initilizations as in previous hello world projects including:
  - Enable clocks to peripherals DSPI 3 and SPI 1 in all RUN modes
  - Set sysclk to 160MHz PLL
- Configure PBridge to allow DMA and other masters RW and user-level access
- Configure crossbar slave ports for PBridges and flash port 2 to give DMA highest priority
- Initialize eDMA Multiplexer to connect eDMA channels to DSPI\_3 transmit and SPI\_1 receive
- Initialize eDMA channels used and arbitration
- Initialize DSPI 3 as master and SPI 1, their ports and exit DSPI/SPI HALT mode
- Enable DMA channels for SPI 1, DSPI 3 to start SPI to SPI communication.
- Wait for the end of the SPI transmit queue status flag.



Figure 6. Master SPI Signals. SCK 20 MHz, sampling on rising edge. SOUT data = 0 to 0x255, SIN data = 0





### 2.14.1 main core 0.c

```
void peri clock gating (void) {
 MC ME.RUN PC[0].R = 0 \times 000000000; /* gate off clock for all RUN modes */
 MC ME.RUN PC[1].R = 0 \times 0000000 FE; /* config. peri clock for all RUN modes */
 MC\_ME.PCTL[43].B.RUN\_CFG = 0x1; /* DSPI 2: select peri. cfg. RUN\_PC[1] */
 MC_ME.PCTL[97].B.RUN_CFG = 0x1; /* SPI 1: select peri. cfg. RUN_PC[1] */
MC_ME.PCTL[90].B.RUN_CFG = 0x1; /* DMAMUX: select peri. cfg. RUN_PC[1] */
void bridges_config (void) {
                                 /\star All masters have RW & user level access \star/
 AIPS A.MPRA.R |= 0x77777770;
 AIPS_A.MPRB.R \mid= 0x077777700; /* All masters have RW & user level access */
                                  /* All masters have RW & user level access */
 AIPS B.MPRA.R |= 0x77777770;
                                  /* All masters have RW & user level access */
 AIPS B.MPRB.R |= 0x07777700;
void crossbar_config_DMA_highest (void) {
 AXBS 0.PORT[6].PRS.R = 0x70654321; /* PBridge 0:
 \Delta XBS = 0.PORT[2].PRS.R = 0x70654321; /* Flash Port 2: gives highest priority to DMA */
void main() {
 unsigned int i = 0;
 memory config 160mhz();
                                  /* Config wait states, flash master access, etc*/
 peri_clock_gating();
                                  /* Config gating/enabling peri. clocks for modes*/
                                   /* Configuration occurs after mode transition */
 system160mhz();
                                   /* sysclk=160MHz, dividers configured, mode trans */
 bridges config();
                                   /* Config PBridge(s) access rights and priorities */
 crossbar config DMA highest();
                                   /* PBridges, flash port 2: DMA highest priority */
 init dma mux();
                                   /* DMA MUX for SPI 1 Slave */
                                   /* DMA Channel for SPI 1 Slave */
  init edma tcd 16();
  init edma tcd 17();
                                  /* DMA Channel for DSPI 3 Master */
                                  /* DMA Channel priorities */
 init edma channel arbitration();
 init dspi 3();
                                   /* Initialize DSPI 0 as master SPI and init CTARO */
  init spi 1();
                                   /* Initialize DSPI 1 as Slave SPI and init CTARO */
  init spi ports();
                                   /* DSPI3 Master, SPI 1 Slave */
 DSPI 3.MCR.B.HALT = 0x0;
                                   /* Exit HALT mode: go from STOPPED */
                                   /* to RUNNING state to start transfers */
 EDMA.SERQ.R = 16;
                                  /* Enable EDMA channel 16 SPI 1 RX */
 EDMA.SERQ.R = 17;
                                  /* Enable EDMA channel 17 DSPI 3 TX*/
 while ( DSPI 3.SR.B.EOQF != 1 ) {} /* Wait until the End Of DSPI Queue: */
                                   /* All data is transmitted & received by DMA */
 while (1)
   i++;
```



### 2.14.2 spi.c

```
void init spi ports()
  /* Master - DSPI 3 */
 SIUL2.MSCR[98].B.SSS = 2;
                                         /* Pad PG2: Source signal is DSPI 3 SOUT */
                                          /* Pad PG2: OBE=1. */
 SIUL2.MSCR[98].B.OBE = 1;
 SIUL2.MSCR[98].B.SRC = 3;
                                          /* Pad PG2: Full strength slew rate */
                                         /* Pad PG4: Source signal is DSPI 3 CLK */
 SIUL2.MSCR[100].B.SSS = 2;
 SIUL2.MSCR[100].B.OBE = 1;
                                         /* Pad PG4: OBE=1. */
 SIUL2.MSCR[100].B.SRC = 3;
                                          /* Pad PG4: Full strength slew rate */
 SIUL2.MSCR[101].B.IBE = 1;
                                         /* Pad PG5: Enable pad for input DSPI 3 SIN */
 SIUL2.IMCR[809-512].B.SSS = 1;
                                         /* Pad PG5: connected to pad PG5 */
 SIUL2.MSCR[99].B.SSS = 2;
                                         /* Pad PG3: Source signal is DSPI 3 CSO */
                                         /* Pad PG3: OBE=1. */
 SIUL2.MSCR[99].B.OBE = 1;
                                          /* Pad PG3: Full strength slew rate */
 SIUL2.MSCR[99].B.SRC = 3;
  /* Slave - SPI 1 */
                                     /* Pad PJ4: Source signal is SPI 1 CLK */
 SIUL2.MSCR[148].B.SSS = 1;
                                         /* Pad PJ4: IBE=1. */
 SIUL2.MSCR[148].B.IBE = 1;
 SIUL2.IMCR[816-512].B.SSS = 1;
                                         /* Pad PJ4: SPI 1 CLK */
 SIUL2.MSCR[176].B.SSS = 1;
                                         /* Pad PLO: Source signal is SPI 1 SOUT */
 SIUL2.MSCR[176].B.OBE = 1;
                                         /* Pad PLO: OBE=1. */
 SIUL2.MSCR[176].B.SRC = 3;
                                         /* Pad PLO: Full strength slew rate */
 SIUL2.MSCR[175].B.IBE = 1;
                                         /* Pad PK15: Enable pad for input SPI 1 SIN */
 SIUL2.IMCR[815-512].B.SSS = 2;
                                          /* Pad PK15: connected to pad */
                                         /* Pad PK14: IBE=1. SPI 1 SS */
 SIUL2.MSCR[174].B.IBE = 1;
 SIUL2.IMCR[817-512].B.SSS = 3;
                                         /* Pad PK14: connected to pad */
}
void init dspi 3(void)
 DSPI_3.MCR.R = 0x80010001; /* Configure DSPI as master */
DSPI_3.MODE.CTAR[0].R = 0x88001111; /* Configure CTAR0: 20MHz with 3 Delays REQUIRED */
 DSPI 3.RSER.R = 0 \times 03000000;
                                         /* Enable DMA for TX */
void init_spi_1(void)
                                       /* Configure DSPI_1 as slave */
/* Configure CTAR0 : 8 Bit */
 SPI 1.MCR.R = 0 \times 00010001;
 SPI_1.MODE.CTAR[0].R = 0x38000000;
 SPI 1.RSER.R = 0 \times 00030000;
                                          /* Enable DMA for RX */
 SPI 1.MCR.B.HALT = 0x0;
                                      /* Exit HALT mode: go from STOPPED to RUNNING state*/
 SPI 1.SR.R = 0 \times FCFE0000;
                                         /* Clear ALL status flags by writing 1 */
```

Qorivva Recipes for MPC574xG, Rev. 1

66

Freescale Semiconductor



### 2.14.3 edma.c

```
const unsigned int TransmitBuffer[] = {
  (0 \mid 0 \times 0.0010000), (1 \mid 0 \times 0.0010000), (2 \mid 0 \times 0.0010000), (3 \mid 0 \times 0.0010000),
  (4 \mid 0 \times 00010000), (5 \mid 0 \times 00010000), (6 \mid 0 \times 00010000), (7 \mid 0 \times 00010000),
... etc. for 256 elements in array ...
  (252 \mid 0 \times 00010000), (253 \mid 0 \times 00010000), (254 \mid 0 \times 00010000), (255 \mid 0 \times 08010000)
unsigned char ReceiveBuffer[NUMBER OF BYTES];
void init dma mux() {
      /* Note: MPC5748G Ref Manual Rev. 3 Table 71-1 lists DSPI 0 - DSPI 7. Mapping is: */
      /\star DMA MUX Source Module MPC5748G Module \star/
      /*
                                          _____
             DSPI_0 to DSPI_3 DSPI_0 to DSPI_3 */
DSPI_4 to DSPI_9 SPI_0 to SPI_5 */
      /*
      /*
  DMAMUX 1.CHCFG[0].R = 0x8D; /* DMA Chan 16 (OPACR24 PBRIDGE B) enables SPI 1 RX (src 13) */
 DMAMUX 1.CHCFG[1].R = 0x99; /* DMA Chan 17 (OPACR98 PBRIDGE B) enables DSPI 3 TX (src 25) */
void init edma tcd 16() { /* This is for SPI 1 Receive */
  /* SADDR Note: 1 byte is transferred in this TCD on each DMA request (minor loop). */
  /* The byte is 4th one in the 32-bit POPR register. */
        Therefore a +3 byte offset is added to POPR address for the source address SADDR */
  EDMA.TCD[16].SADDR.R = ((unsigned int)&SPI 1.POPR.R) + 3; /* Load address of source data */
  EDMA.TCD[16].ATTR.B.SSIZE = 0; /* Read 2**0 = 1 byte per transfer */
  EDMA.TCD[16].ATTR.B.SMOD = 0;
                                                 /* Source modulo feature not used */
                                                 /* After transfer, add 0 to src addr */
  EDMA.TCD[16].SOFF.R = 0;
                                                  /* No addr adjustment after major loops */
  EDMA.TCD[16].SLAST.R = 0;
  EDMA.TCD[16].DADDR.R = (unsigned int) & Receive Buffer;
                                                                    /* Destination address */
  EDMA.TCD[16].ATTR.B.DSIZE = 0; /* Write 2**0 = 1 byte per transfer */
 EDMA.TCD[16].ATTR.B.DMOD = 0;
EDMA.TCD[16].DOFF.R = 1;
                                                  /* Destination modulo feature not used */
                                                  /* Increment destination addr by 1 */
               /* If repeating major loop, subtract NUMBER OF BYTES from dest. addr. */
  EDMA.TCD[16].DLASTSGA.R = 0;
                                                 /* No addr adjustment after major loop */
               ^{\prime \star} If repeating major loop, set this to 0 to keep the channel enabled ^{\star \prime}
  EDMA.TCD[16].CSR.B.DREQ = 1; /* Disable channel when major loop is done*/
EDMA.TCD[16].NBYTES.MLNO.R = 1; /* NBYTES - Transfer 1 byte per minor loop *,
                                                 /* NBYTES - Transfer 1 byte per minor loop */
  EDMA.TCD[16].CITER.ELINKNO.B.ELINK = 0; /* No Enabling channel LINKing */
  EDMA.TCD[16].CITER.ELINKNO.B.CITER = NUMBER OF BYTES; /* Init. current interaction count */
  EDMA.TCD[16].BITER.ELINKNO.B.ELINK = 0; /* No Enabling channel LINKing */
  EDMA.TCD[16].BITER.ELINKNO.B.BITER = NUMBER OF BYTES; /* Minor loop iterations */
  EDMA.TCD[16].CSR.B.MAJORELINK = 0;
                                             /* Dynamic program is not used */
                                                  /* Scatter Gather not Enabled */
  EDMA.TCD[16].CSR.B.ESG = 0;
                                                /* Scatter Gather not Enabled */
/* Default bandwidth control- no stalls */
/* No interrupt when major count half complete */
  EDMA.TCD[16].CSR.B.BWC = 0;
 EDMA.TCD[16].CSR.B.BWC = 0; / EDMA.TCD[16].CSR.B.INTHALF = 0; /* No interrupt when major count half complete EDMA.TCD[16].CSR.B.INTMAJOR = 0; /* No interrupt when major count completes */
EDMA.TCD[16].CSR.B.MAJORLINKCH = 0; /* No link channel # used */
/* Tritialize status flags START, DONE, ACTIVITY
  EDMA.TCD[16].CSR.B.START = 0;
                                                 /* Initialize status flags START, DONE, ACTIVE */
  EDMA.TCD[16].CSR.B.DONE = 0;
  EDMA.TCD[16].CSR.B.ACTIVE = 0;
```



```
void init edma tcd 17() { /* This is for DSPI 3 Transmit */
  EDMA.TCD[17].SADDR.R = (unsigned int)&TransmitBuffer; /* Source address */
 EDMA.TCD[17].ATTR.B.SSIZE = 2;
                                            /* Read 2**2 = 4 bytes per transfer */
 EDMA.TCD[17].ATTR.B.SMOD = 0;
                                            /* Source modulo feature not used */
 EDMA.TCD[17].SOFF.R = 4;
                                            /* After transfer, add 0 to src addr */
 EDMA.TCD[17].SLAST.R = 0;
                                            /* No addr adjustment after major loop */
 EDMA.TCD[17].DADDR.R = (unsigned int)&DSPI_3.PUSHR.PUSHR.R; /* Destination address */
 EDMA.TCD[17].ATTR.B.DSIZE = 2;
                                            /* Write 2**0 = 1 byte per transfer */
 EDMA.TCD[17].ATTR.B.DMOD = 0;
                                            /* Destination modulo feature not used */
 EDMA.TCD[17].DOFF.R = 0;
                                            /* No addr adjustment after major loop */
            /* If repeating major loop, subtract NUMBER_OF_BYTES from dest. addr. */
 EDMA.TCD[17].DLASTSGA.R = 0;
                                         /* After major loop, adjust the destination address */
             /* If repeating major loop, set this to 0 to keep the channel enabled */
 EDMA.TCD[17].CSR.B.DREQ = 1;
                                            /* Disable channel when major loop is done*/
 EDMA.TCD[17].NBYTES.MLNO.R = 4;
                                            /* NBYTES - Transfer 1 byte per minor loop */
 EDMA.TCD[17].CITER.ELINKNO.B.ELINK = 0;
                                           /* No Enabling channel LINKing */
 EDMA.TCD[17].CITER.ELINKNO.B.CITER = NUMBER OF BYTES; /* Init. current interaction count */
                                           /* No Enabling channel LINKing */
 EDMA.TCD[17].BITER.ELINKNO.B.ELINK = 0;
 EDMA.TCD[17].BITER.ELINKNO.B.BITER = NUMBER OF BYTES;
                                                          /* Minor loop iterations */
 EDMA.TCD[17].CSR.B.MAJORELINK = 0;
                                            /* Dynamic program is not used */
 EDMA.TCD[17].CSR.B.ESG = 0;
                                            /* Scatter Gather not Enabled */
 EDMA.TCD[17].CSR.B.BWC = 0;
                                            /* Default bandwidth control- no stalls */
 EDMA.TCD[17].CSR.B.INTHALF = 0;
                                          /* No interrupt when major count half complete */
 EDMA.TCD[17].CSR.B.INTMAJOR = 0;
                                           /* No interrupt when major count completes */
 EDMA.TCD[17].CSR.B.MAJORLINKCH = 0;
                                           /* No link channel # used */
 EDMA.TCD[17].CSR.B.START = 0;
                                           /* Initialize status flags START, DONE, ACTIVE */
 EDMA.TCD[17].CSR.B.DONE = 0;
 EDMA.TCD[17].CSR.B.ACTIVE = 0;
}
void init edma channel arbitration (void) { /* Use default fixed arbitration */
 EDMA.CR.R = 0x0000E400; /* Fixed priority arbitration for groups, channels */
 EDMA.DCHPRI[0].R = 0x00; /* Grp 0 chan 00, no suspension, no premption */
 EDMA.DCHPRI[1].R = 0x01; /* Grp 0 chan 01, no suspension, no premption */
... etc. for arbitration of all 32 DMA channels ...
 EDMA.DCHPRI[31].R = 0x1F; /* Grp 1 chan 15, no suspension, no premption */
}
```

Qorivva Recipes for MPC574xG, Rev. 1



# 3 Startup code

# 3.1 List of initializations

Compilers normally have wizards or sample startup code which include many if not all of these initializations. In general, this code should be considered as a starting point. Users should review the initializations to see if any are missing or if changes are desired.

Table 31. List of initializations done by cores.

| When<br>Done   | Item                                        | Boot<br>Core | Add'l<br>Cores | Comment                                                                                                                                                                                                                                                                                        |  |
|----------------|---------------------------------------------|--------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Compile        | boot header (in flash)                      | -            | -              | Identifies which core(s) boot & their start vectors.                                                                                                                                                                                                                                           |  |
| Before<br>main | Watchdog disable                            | х            | -              | All three watchdogs for the three cores are disabled here in these examples.                                                                                                                                                                                                                   |  |
| IIIaiii        | SRAM initialization                         | х            | -              | Writing to SRAM before use is required to initialize ECC bits.                                                                                                                                                                                                                                 |  |
|                | Set MSR[ME] = 1<br>Set IVPR = start of SRAM | x            | x              | Enables machine check core exception and exception vector address prefix. Now checkstop, such as from ECC error with MSE[EE]=0, will cause machine check.                                                                                                                                      |  |
|                | Initialize caches                           | x            | x              | If instruction and data cache exists, initialize them. Optimization tip: lock critical code, such as an interrupt handler prologue and epilouge in instruction cache. Note: peripherals are hardwired to be cache inhibited in the AIPS.                                                       |  |
|                | Enable Branch Target<br>Buffers (BTB)       | x            | x              | Each core has branch target buffers to improve branch instruction execution The buffers are in RAM, so they initially need to be marked invalid when they are enabled.                                                                                                                         |  |
|                | Initialize stack pointers                   | х            | х              | Provide each core with a unique stack pointer                                                                                                                                                                                                                                                  |  |
|                | Initialize sda, sda2                        | х            | х              | Common sda and sda2 for all cores are implemented in these examples                                                                                                                                                                                                                            |  |
|                | Initialize variables                        | х            | х              | Copy Initialized variables from ROM to RAM                                                                                                                                                                                                                                                     |  |
| After<br>main  | Configure memory                            | x            | -              | Flash wait states and other attributes need to be Initialized. Writing to flas attribute registers should not be executed while any master is accessing flash, so code is executed from RAM. RAM wait states are typically not required for MPC5748G.                                          |  |
|                | Configure crossbar                          | х            | -              | If desired, crossbar default configuration can be changed.                                                                                                                                                                                                                                     |  |
|                | Enable clocks to desired peripherals        | x            | -              | To conserve power, after reset clocks to peripherals are gated off. For a peripheral to get a clock, it's Peripheral Control register (ME_PCTLx) must select peripheral configuration registers which select modes for clocking, then a mode transition occur to enable the selected clocking. |  |
|                | Configure clock dividers and system clock   | x            | -              | Configure clock dividers to peripherals for target system clock frequency, configure PLL and perform mode transition to activate PLL as system clock.                                                                                                                                          |  |
|                | Start other cores                           | x            | -              | For each core, initialize start address and other configurations then perform mode entry to start other core. Each core does it's own intializations.                                                                                                                                          |  |



Startup code

70

### 3.2 Boot header

A boot header is required in flash to specify which core(s) start and the starting address for core(s). The boot header is placed in one of several flash addresses. After reset, the internal BAF code searches those addresses for a boot identifier (0x5A) to identify the boot header. The search order is looking from the lowest to highest possible boot header addresses.

Below is the boot header used for these examples.

Table 32. Boot header

| Section      | Address Offset | Long value           | Description                       |  |
|--------------|----------------|----------------------|-----------------------------------|--|
| .boot_header | 0x0            | 0x005A 0002          | Boot ID and enable booting core 0 |  |
|              | 0x4            | 0x0                  | Core 2 reset vector               |  |
|              | 0x8            | 0x0                  | -                                 |  |
|              | 0xC            | 0x0                  | -                                 |  |
|              | 0x10           | ghs_rombootcodestart | Core 0 reset vector               |  |
| 0x14 0x0     |                | 0x0                  | Core 1 reset vector               |  |
|              | 0x18           | 0x0                  | -                                 |  |
|              | 0x1C           | 0x0                  | -                                 |  |

# 3.3 Startup initializations before boot core's main

Since before main there are many software tasks that are common to all microcontrollers, compilers often have a set of shared common files plus one file for initializations specific to the microcontroller. The GHS file in these examples specific to this microcontroller is mpc5574G\_rev1.ppc. The following table is a summary of the functions in the code flow from reset to main and which file has those functions.

Table 33. Startup summary implemented before main in GHS projects (all executed from boot core)

| Step  | mpc5748G_rev1.ppc                                                                                                   | crt0.ppc                         | ind_crt1.c |
|-------|---------------------------------------------------------------------------------------------------------------------|----------------------------------|------------|
| reset | boot_header at 0xF8_C000:<br>enables only core 0 with vector of<br>ghsrombootcorestart which is _start              | -                                | -          |
| 1     | -                                                                                                                   | _start • blghs_board_memory_init | -          |
| 2     | ghs_board_memory_init:  • Disable watchdogs SWT0:2  • ECC initialization of shared SRAM  • bghs_e200z4304_core_init | -                                | -          |



Table 33. (continued)Startup summary implemented before main in GHS projects (all executed from boot

| Step | mpc5748G_rev1.ppc                                                                                                                              | crt0.ppc                                                                                                                                     | ind_crt1.c                                                   |
|------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| 3    | ghs_e200z4304_core_init:  MSR[ME] = 1  IVPR = 0x4000 0000  initialize any instruction, data caches  enable Branch Target Buffers (BTB)  return | -                                                                                                                                            | -                                                            |
| 4    | -                                                                                                                                              | ghs housekeeping     initialize stack pointer (sp), sda, sda2 (to shared SRAM)     if PIC - ghs housekeeping     bghs_ind_crt0               | -                                                            |
| 5    | -                                                                                                                                              | ghs_ind_crt0:  • initialize static and global data  • if PIC, PIR, PID: relocate pointers  • assign pointer & calls  • bghs_board_cache_sync | •                                                            |
| 6    | ghs_board_cache_sync:     flush data cache     invalidate instruction cache     return                                                         | -                                                                                                                                            | -                                                            |
| 7    | -                                                                                                                                              | optional decompression of initialized data     optional checksum     assign pointer & calls    ghs_ind_crt1                                  | -                                                            |
| 8    | -                                                                                                                                              | -                                                                                                                                            | ghs_ind_crt1: •ghs_board_devices_init:                       |
| 9    | ghs_board_devices_init:  • (dummy return inserted. Other cores are started later, in main function.)  • return                                 |                                                                                                                                              |                                                              |
| 10   |                                                                                                                                                |                                                                                                                                              | initialize run time libraries<br>exit to main (of boot core) |

# 3.4 Startup initializations after boot core's main

After the boot core reaches main, consider which other general initializations should take place before starting other cores. These examples perform clock and PLL initialization before starting more cores.

If another core is not running, it can be started as follows:

- 1. Enable which RUN and/or low power modes the core will run in the core's Mode Entry core control register.
- 2. Load the address for that core to start code execution in the core's Mode Entry core address register.
- 3. Performing a mode transition to a mode (even if the same one) where that core is enabled to run.



### Startup code

Table 34. Startup summary implemented after main in GHS projects

| Step | mpc5748G_rev1<br>.ppc (executed by<br>core_0)                                                                                                                                                                                                                                                                                                                                                               | main_core_0.c<br>(executed by<br>core_0)                                                                                                                                                                                                                                                                                                                            | mpc5748G_rev1<br>.ppc (executed by<br>core_1) | main_core_1.c<br>(executed by<br>core 1) | mpc5748G_rev1<br>.ppc (executed by<br>core_2) | main_core_2.c<br>(executed by<br>core 2) |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------------------------------------------|-----------------------------------------------|------------------------------------------|
| 1    | -                                                                                                                                                                                                                                                                                                                                                                                                           | main: initializations before starting other cores (clocks, etc.) • Configure flash - wait states, etc. for final frequency • Configure crossbar if desired • Configure enabling clocks to peripherals • Start PLL if desired • Other desired initializations to be done before starting other cores • Start other cores (call _ghs_board_d evices_init_aft er_main) | -                                             |                                          |                                               |                                          |
| 2    | _ghs_board_devices _init_after_main: • boot_core_1: if     core_1 is not     running per     ME_CS, then     perform the     following steps: 1. Initialize ME's core     1's control register     to (Selected: core     runs in all RUN     modes) 2. Initialize ME's core     1's address     register =    ghs_mpc5748g     _cpu1_entry 3. Do mode transition     to enable core 1 to     start running | -                                                                                                                                                                                                                                                                                                                                                                   | -                                             | -                                        |                                               | -                                        |



#### Table 34. (continued)Startup summary implemented after main in GHS projects

| Step | mpc5748G_rev1<br>.ppc (executed by<br>core_0)                                                                                                                                                                                                                                                                  | main_core_0.c<br>(executed by<br>core_0) | mpc5748G_rev1<br>.ppc (executed by<br>core_1)                                                                                                                                                                                                                   | main_core_1.c<br>(executed by<br>core 1) | mpc5748G_rev1<br>.ppc (executed by<br>core_2)                                                                                                                                                                                                                     | main_core_2.c<br>(executed by<br>core 2) |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|
| 3    | boot_core_2: if core_2 is not running per ME_CS, then perform the following steps:     I. Initialize ME's core 2's control register to (Selected: core runs in all RUN modes)     Initialize ME's core 2's address register =ghs_mpc5748g _cpu2_entry     Do mode transition to enable core 1 to start running |                                          | ghs_mpc5748g_cpu1_entry:  • callsghs_e200z43 04_core_init (Sets MSR[ME] & IVPR, enables instruction & data caches, enables BTBs)  • initializes unique stack pointer but common sda & sda2  • if main_core_1 exists, branch to main_core_1, else branch to self | -                                        | -                                                                                                                                                                                                                                                                 | -                                        |
| 4    | -                                                                                                                                                                                                                                                                                                              | continue with main                       | -                                                                                                                                                                                                                                                               | main_core_1                              | ghs_mpc5748g_cpu2_entry:  • callsghs_e200z43 04_core_init (Sets MSR[ME] & IVPR, enables instruction & data caches, enables BTBs)  • initializes unique stack pointer but common sda and sda2  • if main_core_1 exists, branch to main_core_1, else branch to self | -                                        |
| 5    | -                                                                                                                                                                                                                                                                                                              | continue with main                       | -                                                                                                                                                                                                                                                               | continue with main_core_1                | -                                                                                                                                                                                                                                                                 | main_core_2                              |



Startup code

## 3.5 Common Startup Code

#### **3.5.1 platform\_inits.c** (flash, crossbar and peripheral bridge configurations)

```
#define PFLASH PFCR1 REG PFLASH.PFCR1.R /* PFLASH registers */
#define PFLASH PFCR2 REG PFLASH.PFCR2.R
#define PFLASH_PFCR3_REG PFLASH.PFCR3.R
#define PFLASH PFAPR REG PFLASH.PFAPR.R
#define PFLASH PFCR4 REG PFLASH.PFCR4.R
#define PFLASH PFCR1 VALUE 16MHz 0x00152117 /* Flash port p0 configuration: */
   /* Port 0 prefetch enables for masters 0,3,5 (core I-busses) only,
   ^{\prime\star} APC=1 Pipelined access can be intiazted 1 cyc before prev data valid, ^{\star\prime}
   /* RWSC=1 Read Wait State Control: 1 add'l wait states (16 MHz),
   /* PO DPFEN=O No prefetching is triggerd by a data read access,
   /* PO IPFEN=1 Prefetching may be triggered by any instruction read access*/
   /* PO PFLIM=3 Prefetch on miss or hit,
   /* PO BFEN=1 Line read buffers are enabled.
#define PFLASH_PFCR1_VALUE_160MHz 0x00152417 /* Flash port p0 configuration: */
   /* RWSC=4 r Read Wait State Control: 4 add'l wait states (160 MHz),
                                                                           * /
   /* All other fields same as for 16 MHz.
#define PFLASH PFCR2 VALUE BASIC 0x00150017 /* Flash port p1 configuration: */
   /* Configured same as Port 0 except for not present fields of APC, RWSC. */
#define PFLASH PFCR3 VALUE BASIC 0x00000000 /* Flash way cfg, arb., BAF dis. */
   /* All ports have both buffers available for any flash access,
                                                                           */
   /* BAF DIS=0 Executable access to BAF flash region is allowed,
                                                                           */
   /* ARBM=0 Fixed priority arbitration with AHB p0>p1>p2.
#define PFLASH PFAPR VALUE BASIC 0xFFFFFFFF /* R/W access to flash array:
                                                                           */
   /* All masters have both read/write access to flash array.
#define PFLASH PFCR4 VALUE BASIC 0x00150017 /* Flash port p2 configuration:
   ^{\prime\star} Configured same as Port 0 except for not present fields of APC, RWSC. ^{\star\prime}
/* memory config [x]mhz
/* Description: Configures flash and SRAM for wait states, access, etc.
/*
    Includes RAM based function to write value to register. This function */
/*
      avoids modifying flash attribute registers while executing from flash.*/
      Ensure the flash is not being accessed when modifying these registers.*/
/********************************
void memory_config_16mhz(void) {
  uint32_t mem_write_code_vle [] = {
   0x54640000, /* e_stw r3,(0)r4 instr.: writes r3 contents to addr in r4
   0x7C0006AC, /* mbar instruction: ensure prior store completed
   0x00040004 /* 2 se blr's instr.: branches to return address in link reg */
     /* Structures are default aligned on a boundary which is a multiple of */
     /st the largest sized element, 4 bytes in this case. The first two
     /st instructions are 4 bytes, so the last instruction is duplicated to st/
     /* avoid the compiler adding padding of 2 bytes before the instruction.*/
  typedef void (*mem_write_code_ptr_t) (uint32_t, uint32_t);
       /st create a new type def: a func pointer called mem write code ptr t st/
       /* which does not return a value (void)
                                                                           */
                                                                           */
       /* and will pass two 32 bit unsigned integer values
```

Qorivva Recipes for MPC574xG, Rev. 1



```
/* (per EABI, the first parameter will be in r3, the second r4)
                  /* Wait for all prior data storage accesses to complete. */
  asm (" mbar");
  (*((mem_write_code_ptr_t)mem_write_code_vle)) /* PFCR1 initialization */
                         /* cast mem_write_code as func ptr
                         /* "*" de-references func ptr, i.e. converts to func*/
     (PFLASH PFCR1 VALUE 16MHz, /* which passes integer (in r3)
     (uint32 t) &PFLASH PFCR1 REG); /* and address to write integer (in r4)
  (*((mem write code ptr t)mem write code vle)) /* PFCR2 initialization */
       (PFLASH_PFCR2_VALUE_BASIC,
       (uint32 t) & PFLASH PFCR2 REG);
  (*((mem write code ptr t)mem write code vle)) /* PFCR3 initialization */
       (PFLASH PFCR3 VALUE BASIC,
       (uint32 t) & PFLASH PFCR3 REG);
  (*((mem write code ptr t)mem write code vle)) /* PFAPR initialization */
       (PFLASH_PFAPR_VALUE BASIC,
       (uint32 t) & PFLASH PFAPR REG);
  (*((mem write code ptr t)mem write code vle)) /* PFCR4 initialization */
       (PFLASH_PFCR4_VALUE_BASIC,
       (uint32 t) & PFLASH PFCR4 REG);
  PRAMC 0.PRCR1.R = 0x00000000; /* RAM PO: PO burst optimized, 0 wait states*/
  PRAMC 1.PRCR1.R = 0x00000000; /* RAM P1: same configuration as P0. */
  PRAMC 2.PRCR1.R = 0 \times 000000000; /* RAM P2: same configuration as P0. */
void memory config 160mhz(void) {
 uint32 t mem write code vle [] = {
    0x54640000, /* e stw r3,(0)r4 instr.: writes r3 contents to addr in r4
    0x7C0006AC, /* mbar instruction: ensure prior store completed
                                                                             */
    0x00040004 /* 2 se blr's instr.: branches to return address in link reg */
     /* Structures are default aligned on a boundary which is a multiple of */
     /* the largest sized element, 4 bytes in this case. The first two */
      /* instructions are 4 bytes, so the last instruction is duplicated to */
      /* avoid the compiler adding padding of 2 bytes before the instruction.*/
  typedef void (*mem write code ptr t)(uint32 t, uint32 t);
        /* create a new type def: a func pointer called mem write code ptr t */
        /* which does not return a value (void)
                                                                             */
        /* and will pass two 32 bit unsigned integer values
                                                                             */
        /* (per EABI, the first parameter will be in r3, the second r4)
                                                                             */
                   /* Wait for prior code to complete before proceeding.
 asm (" mbar");
     (*((mem write code ptr t)mem write code vle))
                         /* cast mem write code as func ptr
                         /* "*" de-references func ptr, i.e. converts to func*/
       (PFLASH PFCR1 VALUE 160MHz, /* which passes integer (in r3)
       (uint32 t) &PFLASH PFCR1 REG); /* and address to write integer (in r4) */
```



#### Startup code

```
(*(mem_write_code_ptr_t)mem_write_code_vle))
      (PFLASH PFCR2 VALUE BASIC,
      (uint32 t) & PFLASH PFCR2 REG);
    (*(mem_write_code_ptr_t)mem_write_code_vle))
      (PFLASH_PFCR3_VALUE_BASIC,
      (uint32_t) &PFLASH_PFCR3_REG);
    (*(mem_write_code_ptr_t)mem_write_code_vle))
      (PFLASH PFAPR VALUE BASIC,
      (uint32 t) & PFLASH PFAPR REG);
    (*(mem_write_code_ptr_t)mem_write_code_vle))
      (PFLASH PFCR4 VALUE BASIC,
      (uint32 t) & PFLASH PFCR4 REG);
 PRAMC 0.PRCR1.R = 0x000000000; /* RAM P0: P0 burst optimized, 0 wait states*/
 PRAMC_1.PRCR1.R = 0x000000000; /* RAM P1: same configuration as P0. */
 PRAMC 2.PRCR1.R = 0 \times 000000000; /* RAM P2: same configuration as P0. */
/* crossbar config
/\star Description: Configures crossbar parameters.
                                                                  */
void crossbar config(void) {
    /* Place holder for code */
```

Qorivva Recipes for MPC574xG, Rev. 1 76 Freescale Semiconductor



#### 3.5.2 mode\_entry.c

```
void PLL 160MHz (void)
  /* Connect XOSC to PLL */
 MC_CGM.AC5_SC.B.SELCTL=1;
  /* Configure PLLO Dividers - 160MHz from 40Mhx XOSC */
  /* PLL input = FXOSC = 40MHz
    VCO range = 600-1200MHz
 PLLDIG.PLLDV.B.PREDIV = 1;
 PLLDIG.PLLDV.B.MFD
                      = 16;
 PLLDIG.PLLDV.B.RFDPHI = 1;
 PLLDIG.PLLCAL3.R = 0 \times 0.9 \times 0.000;
 PLLDIG.PLLFD.B.SMDEN = 1;//sigma delta modulation disabled
  /* switch to PLL */
 MC ME.DRUN MC.R = 0 \times 00130072;
 MC ME.MCTL.R = 0x30005AF0;
 MC ME.MCTL.R = 0x3000A50F;
 while (MC ME.GS.B.S MTRANS == 1); /* Wait for mode transition complete */
void system160mhz (void)
  /* F160 - max 160 MHz */
 MC CGM.SC DC0.B.DIV = 0; /* Freq = sysclk / (0+1) = sysclk */
 MC CGM.SC DC0.B.DE = 1; /* Enable divided clock */
  /* S80 - max 80 MHz */
  /\star MC CGM SC DC1[DIV] and MC_CGM_SC_DC5[DIV] must be equal at all times \star/
 MC\_CGM.SC\_DC1.B.DIV = 1; /* Freq = sysclk / (2+1) = sysclk/2 */
 MC_CGM.SC_DC1.B.DE = 1; /* Enable divided clock */
  /* FS80 - max 80 MHz */
  /\star MC CGM_SC_DC1[DIV] and MC_CGM_SC_DC5[DIV] must be equal at all times \star/
 MC CGM.SC DC5.R = MC CGM.SC DC1.R; /* 80 MHz max */
  /* S40 - max 40 MHz */
 MC CGM.SC DC2.B.DIV = 3; /* Freq = sysclk / (3+1) = sysclk/4 */
 MC CGM.SC DC2.B.DE = 1; /* Enable divided clock */
 /* F40 - max 40 MHz (for PIT, etc.) - use default values */
  /* F80 - max 80 MHz - use default values*/
  /* F20 - clock out configured at clock out* function */
 PLL 160MHz();
}
void enter STOP mode (void) {
 MC_ME.MCTL.R = 0xA0005AF0;
                                /* Enter STOP mode and key */
                                 /* Enter STOP mode and inverted key */
 MC ME.MCTL.R = 0xA000A50F;
 while (MC ME.GS.B.S MTRANS) {} /* Wait for STOP mode transition to complete */
```



#### Startup code

### 3.5.3 gpio.c

```
void initGPIO(void)
        /* LEDS on CalvpsoEVB */
        SIUL2.MSCR[98].B.SSS = 0; /* Pin functionality as GPIO */
        SIUL2.GPDO[98].B.PDO 4n = 1;/* Turn LED off, note that the LEDs are connected backwards
0 for ON, 1 for OFF */
        SIUL2.MSCR[99].B.SSS = 0; /* Pin functionality as GPIO */
        SIUL2.MSCR[99].B.OBE = 1;
                                    /* Output Buffer Enable on */
        SIUL2.MSCR[99].B.IBE = 0; /* Input Buffer Enable off */
        SIUL2.GPDO[99].B.PDO 4n = 1;/* Turn LED off, note that the LEDs are connected backwards
0 for ON, 1 for OFF */
        SIUL2.MSCR[100].B.SSS = 0; /* Pin functionality as GPIO */
        SIUL2.MSCR[100].B.OBE = 1;
                                           /* Output Buffer Enable on */
        SIUL2.MSCR[100].B.IBE = 0; /* Input Buffer Enable off */
        SIUL2.GPD0[100].B.PD0 4n = 1;/* Turn LED off, note that the LEDs are connected
backwards 0 for ON, 1 for OFF */
        SIUL2.MSCR[101].B.SSS = 0; /* Pin functionality as GPIO */
        SIUL2.MSCR[101].B.OBE = 1;
                                     /* Output Buffer Enable on */
        SIUL2.MSCR[101].B.IBE = 0; /* Input Buffer Enable off */
        SIUL2.GPD0[101].B.PD0 4n = 1;/* Turn LED off, note that the LEDs are connected
backwards 0 for ON, 1 for OFF */
        /* Buttons on CalypsoEVB */
        SIUL2.MSCR[1].B.SSS = 0; /* Pin functionality as GPIO */
        SIUL2.MSCR[1].B.OBE = 0;
                                     /* Output Buffer Enable off */
        SIUL2.MSCR[1].B.IBE = 1;  /* Input Buffer Enable on */
        SIUL2.MSCR[2].B.SSS = 0; /* Pin functionality as GPIO */
                                        /* Output Buffer Enable off */
        SIUL2.MSCR[2].B.OBE = 0;
        SIUL2.MSCR[2].B.IBE = 1; /* Input Buffer Enable on */
        SIUL2.MSCR[89].B.SSS = 0; /* Pin functionality as GPIO */
        SIUL2.MSCR[89].B.OBE = 0;
                                         /* Output Buffer Enable off */
        SIUL2.MSCR[89].B.IBE = 1; /* Input Buffer Enable on */
        SIUL2.MSCR[91].B.SSS = 0; /* Pin functionality as GPIO */
        SIUL2.MSCR[91].B.OBE = 0; /* Output Buffer Enal SIUL2.MSCR[91].B.IBE = 1; /* Input Buffer Enable on */
                                          /* Output Buffer Enable off */
/* General purpose output pins for test: */
        SIUL2.MSCR[103].B.SSS = 0; /* PG7: Pin functionality as GPIO */
        SIUL2.MSCR[103].B.OBE = 1; /* Output Buffer Enable on */
        SIUL2.MSCR[103].B.IBE = 0; /* Input Buffer Enable off */
        SIUL2.GPDO[103].B.PDO 4n = 0;/* Inialize low */
        SIUL2.MSCR[104].B.SSS = 0; /* PG8: Pin functionality as GPIO */
        SIUL2.MSCR[104].B.OBE = 1; /* Output Buffer Enable on */
        SIUL2.MSCR[104].B.IBE = 0; /* Input Buffer Enable off */
        SIUL2.GPDO[104].B.PDO 4n = 0;/* Inialize low */
}
```



```
void clock_out_FMPLL()
  /* Set Up clock selectors to allow clock out 0 to be viewed */
  /* Enable AC6 divider 0 (SYSCLK0)*/
  MC CGM.AC6 DC0.B.DE = 1;
  MC_CGM.AC6_DC0.B.DIV = 9;
                                   /* Divide by 10 */
  /\star Configure Pin for Clock out 0 on PG7 \star/
  SIUL2.MSCR[PG7].R = 0x02000003; /* SRC=2 (Full drive w/o slew) SSS=3 (CLKOUT 0)*/
 void clock_out_FIRC()
  /\!\!^* Set Up clock selectors to allow clock out 0 to be viewed ^*/\!\!
  MC CGM.AC6 SC.B.SELCTL = 1; /* Select FIRC */
  MC CGM.AC6 DC0.B.DE = 1;
                                    /* Enable AC6 divider 0 */
  MC CGM.AC6 DC0.B.DIV = 9;
                                    /* Divide by 10 */
  /\star Configure Pin for Clock out 0 on PG7 \star/
  SIUL2.MSCR[PG7].R = 0x02000003;
```

Qorivva Recipes for MPC574xG, Rev. 1

Freescale Semiconductor

79



Adding projects and programs

## 4 Adding projects and programs

The example projects are implemented with Green Hills Software MULTI IDE version 6.1.4 and Power Architecture® compiler version 2013.5.4.

Users can modify examples, add source files to them or create your own subproject containing programs for flash target and RAM target as shown in the following table.

The simplest way to start a new project is to re-use files in one of the three hello world projects. For example, if writing code for a peripheral and want a 160 MHz system clock but not interrupts, re-use main\_core\_(x) files(s) from the hello\_pll project, copying into a source folder as in the following steps. If interrupts are required, copy the main\_core\_(x) file(s) and file intc\_SW\_mode\_isr\_vectors\_MPC5748G.c. If only one core is needed, use main\_core\_0.s but remove the function call to start other cores.

Note: Do not put spaces in path names. Errors may occur.

Table 35. Steps to create subproject

| Environment | Step                                                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|-------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Windows     | Create source folder                                  | Create a folder in the src folder for source files you will add.                                                                                                                                                                                                                                                                                                                                                                |  |
|             | Copy code to source folder                            | Populate the folder with your code                                                                                                                                                                                                                                                                                                                                                                                              |  |
|             | Create output folder                                  | Create a folder in the output folder. This will be populated by the compiler output files (.map, .elf, etc.) for the programs. Suggest naming this folder the same as your source folder.                                                                                                                                                                                                                                       |  |
| MULTI       | Add a sub project to top project (called default.gpj) | <ul> <li>Select top project</li> <li>Right click and select "Add item"</li> <li>Select "Project" for item</li> <li>Click Next</li> <li>Enter relative path for project source folder. Example: .lsrcluart (If you browse to the path using the folder icon you get fixed path.)</li> <li>Enter project name: Example: uart</li> <li>Click Finish</li> </ul>                                                                     |  |
|             | Specify relative path for your output folder          | <ul> <li>Right click on your project.gpj</li> <li>Select "Set build options"</li> <li>Select from all options tab:     "Advanced",     "Project Options",     "Binary Output Directory Relative to Top Level Project"</li> <li>Enter relative path for project output folder. Example: .loutputluart (If you browse to the path using the folder icon you get fixed path.)</li> <li>Click "OK"</li> <li>Click "Done"</li> </ul> |  |





Once the subproject is created, programs can be added to them using the steps in the following table.

Table 36. Steps to create a flash target program using MULTI

| Program         | Step                                  | Description                                                                                                                                                                                                                                                                               |  |
|-----------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Add flash based | Select sub project                    | Select your desired sub project for adding a program                                                                                                                                                                                                                                      |  |
| program         | Add program                           | <ul> <li>Right click on sub project</li> <li>Select "Add item"</li> <li>Select "Program"</li> <li>Click "Next"</li> </ul>                                                                                                                                                                 |  |
|                 | Specify default source code directory | Edit Source Code Directory path for your source folder.     Example: .\src\uart                                                                                                                                                                                                           |  |
|                 | Name program                          | <ul> <li>Enter Project Name. Example: uart_flash</li> <li>Click "Next"</li> </ul>                                                                                                                                                                                                         |  |
|                 | Specify Project Layout                | <ul> <li>Project layout: Select "Link and execute from ROM"</li> <li>Click to check box for "Board initialization"</li> <li>Click "Finish"</li> </ul>                                                                                                                                     |  |
|                 | Add your files to project             | <ul> <li>Right click on the sub project program</li> <li>Select "Add file" to browse and select your files</li> <li>Click OK</li> </ul>                                                                                                                                                   |  |
|                 | Add common files                      | Do the same as above for any common files. Typical examples: platform_inits.c, and mode_entry.c                                                                                                                                                                                           |  |
|                 | Add ".elf" to output filename         | <ul> <li>Right click your sub project program</li> <li>Select "Set build options."</li> <li>From the all options tab select " "Project" "Output filename"</li> <li>Retype filename but add".elf" extension (Example: uart_flash.elf)</li> <li>Click "OK"</li> <li>Click "Done"</li> </ul> |  |
|                 | Optional: specify file's CPU type     | This can be done later using a build option for the desired file                                                                                                                                                                                                                          |  |
|                 | Build                                 | Select subproject and click the build icon. Fix if any error exists.                                                                                                                                                                                                                      |  |



#### Adding projects and programs

Creating a RAM based target follows the same steps but choosing appropriate choice for RAM..

Table 37. Steps to create a RAM target program using MULTI

| Program       | Step                                  | Description                                                                                                                                                                                                                                                                             |
|---------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Add RAM based | Select sub project                    | Select your desired sub project for adding a program (example: uart)                                                                                                                                                                                                                    |
| program       | Add program                           | <ul> <li>Right click on sub project</li> <li>Select "Add item"</li> <li>Select "Program"</li> <li>Click "Next"</li> </ul>                                                                                                                                                               |
|               | Specify default source code directory | Edit Source Code Directory path for your source folder.     Example: .\src\uart                                                                                                                                                                                                         |
|               | Name program                          | Enter Project Name. <i>Example: uart_ram</i> Click "Next"                                                                                                                                                                                                                               |
|               | Specify Project Layout                | <ul> <li>Project layout: Select "Link and execute from RAM"</li> <li>Click to check box for "Board initialization"</li> <li>Click "Finish"</li> </ul>                                                                                                                                   |
|               | Add your files to project             | <ul> <li>Right click on subproject program</li> <li>Select "Add file" to browse and select your files</li> <li>Click OK</li> </ul>                                                                                                                                                      |
|               | Add common files                      | Do the same as above for any common files. Typical examples are platform_inits.c, and mode_entry.c                                                                                                                                                                                      |
|               | Add ".elf" to output filename         | <ul> <li>Right click your subproject program</li> <li>Select "Set build options"</li> <li>From the all options tab select " "Project" "Output filename"</li> <li>Retype filename but add".elf" extension (Example: uart_flash.elf)</li> <li>Click "OK"</li> <li>Click "Done"</li> </ul> |
|               | Optional: specify file's CPU type     | This can be done later using a build option for the desired file                                                                                                                                                                                                                        |
|               | Build                                 | Select subproject and click the build icon. Fix if any error exists.                                                                                                                                                                                                                    |



# 5 Porting code from MPC5748G Rev. 0 to Rev. 1

Significant changes were made between Rev. 0 and Rev. 1 (often referred to as cut 1 and cut 2). Below are a list of software changes made to the original rev.0 examples in this application note to run on rev 1. This is not a complete list of all changes required; only changes needed for these examples are recorded in the table

Table 38. Example code changes made for porting from MPC5748G Rev. 0 to Rev. 1

| Examples                   | Change Reason                                                                                                                               | Change Implementation                                                                                                | File(s) Affected                                                                                 |
|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| All                        | New header files required due to register and bit field changes.                                                                            | Included different header file in project and recompiled all projects.                                               | Changed header file included by project.h to MPC5748G_401.h                                      |
| All                        | SWT reset default timeout reduced from 3 sec to 20 msec. Effect: with default timeout the watchdog expired before initialization completed. | Moved disabling watchdog from main_core_x.c to very beginning of boot code, before SRAM is initialized.              | src\common\swt.c & .h (deleted),<br>src\main_core_0/1/2.c,<br>tgt\libboardinit\mpc5748g_rev1.ppc |
| All that set<br>PLL=160MHz | Writing to registers SC_DC3 or SC_DC4 in module MC_CGM cause Machine Check exception.                                                       | Removed code writing to those register. Prior code only wrote default values.                                        | src\common\mode_entry.c                                                                          |
| All                        | ME_PCTL for SIUL removed.<br>SIUL always has an ungated clock.                                                                              | Removed ME_PCTL from code.                                                                                           | src\main_core_0.c                                                                                |
|                            | PLL parameter initialization sequence changed                                                                                               | Revised code when setting PLL.                                                                                       | src\common\mode_entry.c                                                                          |
| Register<br>Protection     | Register protection violations cause Machine Check exceptions.                                                                              | Implemented a simple machine check handler which returns to the instruction following the one causing the violation. | Added file core_0_interrupts.                                                                    |
| FlexCAN                    | Message buffer memory<br>increased from 64 128-bit buffers<br>to 96 128-bit buffers                                                         | Increased loop size to initialize buffers from 64 to 96                                                              | flexcan.c                                                                                        |



**Revision history** 

# **6** Revision history

**Table 39. Document Revision History** 

| Rev. No. | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0        | 03/2014 | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1        | 06/2015 | Editorial updates throughout Updated section: Introduction Updated section: Software examples Ported content to cut 2 of MPC5748G Code added to all of the examples Added following new examples: • eDMA + PBridge + SMPU • Register Protection with minimal Machine Check exception handler • Low Power: STOP mode • UART • LIN • SPI • SPI + DMA Expanded following example: • Timed I/O: Added input functions to measure period (IPM) and duty cycle (IPWM) Updated section: Startup code Added section: Common Startup Code Added section: Porting code from MPC5748G Rev. 0 to Rev. 1 |





Qorivva Recipes for MPC574xG, Rev. 1
Freescale Semiconductor 85



How to Reach Us:

Home Page: freescale.com

Web Support: freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: http://www.reg.net/v2/webservices/Freescale/Docs/TermsandConditions.htm

Freescale, the Freescale logo, and Qorivva are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. SafeAssure and SafeAssure logo are are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2015 Freescale Semiconductor, Inc.

Document Number: AN4830

Rev. 1 06/2015



