# Convolution Operation on FPGA-CPU Heterogeneous System

Wei Cheng

wchengad@connect.ust.hk

May 23, 2019

## Overview

- Introduction
- Related Work
- System Implementation
- Simulation Results
- Conclusion
- 6 References

#### Introduction

#### Background

- Artificial Intelligence (AI), Computer Vision, Natural Language
   Processing have experienced great success in many practical
   applications, driven by the development of heterogeneous computing.
   Recently, multiple heterogeneous systems are applied into these
   applications, for example, CPU-GPU and CPU-FPGA.
- Convolution is one of the basis linear operation in the previously mentioned techniques.

## Target

- To realize convolution operation in one of the heterogeneous structure, for example, implement a kernel filter (Sobel Filter) for image processing.
- CPU and FPGA cooperation, including control, simulation and memory transition.

## Related Work

- Power et al. proposed a simulation platform gem5-gpu on tightly integrated CPU-GPU systems, gem5-gpu is open source and available at gem5-gpu.cs.wisc.edu. Convolution layer in CPU-GPU systems will be implemented using CUDA C, evaluations on different characteristics will be profiled in simulation.
- Liang et al. developed a FPGA-CPU simulation system PAAS based on a CPU simulator gem5 and HDL simulator Verilator.
- Motamedi et al. realized a FPGA based CNN developed on Altera DE5 Net platform.

## PAAS Simulation System

I started my implementataion based on the simulation platform proposed by Tianyuan Liang and Prof. Zhang. Processor Accelerator Architecture Simulator (PAAS) for heterogeneous computing system



Figure: System pipeline of PAAS

## Convolution in Verilog

I first use write a script to generate the following code in Verilog, which is a zero-padding 2D convolution with  $100 \times 100$  input and  $3 \times 3$  kernel.

## **FPGA Finite State Machine**

The FPGA always works in a FSM mode, for data transition, reset, and execution. For example, to comunicate with CPU, FPGA has to obey the following read/write timing.



## **FPGA Handling**

Then we should apply our generate 2D convolution code to the HANDLING state.

#### Verilator

verilator -Wall -cc our.v -exe sim\_main.cpp make -j -C obj\_dir -f Vour.mk Vour

## CPU Work Load

The CPU will prepare the input image, control the occupancy of FPGA module, and read back the processed data, when FPGA finishes his task.

```
int indata[100*100];
int main(int argc, char** argv)
   p0 =(unsigned long long *) new((unsigned long long *)0xc0000000) unsigned long long[10];
   p0[4] = 100*100+2://Memory Range
   p0[6]=0;p0[6]=0;
   init_array (indata);
   print array(indata):
```

## I/O Trick

```
FILE *fp;
  fp=fopen("image.txt","r");
          fscanf(fp, "%d,", &(array[j+100*i]));
FILE *fp;
  fp=fopen("image_out.txt","w");
```

## Syscall-Emulation Simulation

Before, put everything together, we should compile the CPU work load to executable binary file.

## Compile CPU work load

```
g++ sobel-fpga.c -o sobel-fpga -static
```

Then in the top level Python script, we should assign the work load binary file to the gem5 CPUs.

## Syscall-Emulation Simulation

And also the executable FPGA file should be assigned to the system.

```
system.fpga[0].clk_domain = SrcclockDomain(clock = options.fpga_clock)
system.fpga[0].clk_domain.voltage_domain = VoltageDomain()
system.fpga[0].fpga_bus_addr = 1073741824*2
system.fpga[0].size_control_fpga = 29*8
system.fpga[0].ModuleName = 'my/obj_dir/Vour'

system.cpu[0].workload = process1
system.cpu[0].createThreads()
system.piobus = IOXBar()
```

Finally, we should call the PAAS platform to perform the syscall-emulation simulation.

## Call modified gem5

```
./build/X86/gem5.opt configs/my/sobel-fpga.py -\text{ruby} -\text{num-cpus}=1 -\text{num-fpgas}=1
```

## Run the Entire System

Python code which perform the dirty trick and call the simulation.

```
parser = argparse.ArgumentParser(description='PASS')
parser.add_argument('--input',type=str, nargs='+',
                    help='input image')
parser.add_argument('--output', type=str, nargs='+',
                   help='input image')
args = parser.parse_args()
im = cv2.imread(args.input[0])
im = cv2.cvtColor(im, cv2.COLOR BGR2GRAY)
cv2.imwrite('resize.png', im)
os.system("./build/X86/gem5.opt configs/my/sobel-fpga.py --ruby --num-cpus=1 --num-fpgas=1")
        with open('image_out.txt', 'r+') as f:
            sobely = read text(f)
            sobely = cv2.resize(sobely, (100,100))
            cv2.imwrite(args.output[0], sobely)
    except EnvironmentError:
        sleep(0.01)
```

## Simulation Results



Figure: Left: Origin image; Middle: Preprocessed image sent to simulator. Right: Output image.

## Conclusion

#### Contribution

 Completed a whole simulation pipeline on CPU-FPGA heterogeneous system, which amplifies the strength of both architecture and achieved correct result.

## Gain/Comprehension

- Get familiar with GEM5 simulation and work flow of its cooperation between hardware accelerators;
- Although my project seems easy and contains no detailed analysis on memory settings, etc, the progress of put everything together and make the whole system run is not trivial, which is exact meaning of engineering.

#### Code

 $https://github.com/wchengad/course\_2019\_spring/tree/master/ELEC5140$ 

#### References



Nathan Binkert, Bradford Beckmann, Gabriel Black, Steven K Reinhardt, Ali Saidi, Arkaprava Basu, Joel Hestness, Derek R Hower, Tushar Krishna, Somayeh Sardashti, et al. The gem5 simulator.ACMSIGARCH Computer Architecture News, 39(2):17, 2011.



Tingyuan Liang, Liang Feng, Sharad Sinha, and Wei Zhang. Paas: A system level simulator for hetero-geneous computing architectures. In2017 27th International Conference on Field Programmable Logicand Applications (FPL), pages 18. IEEE, 2017.



Mohammad Motamedi, Philipp Gysel, Venkatesh Akella, and Soheil Ghiasi. Design space exploration offpga-based deep convolutional neural networks. In2016 21st Asia and South Pacific Design AutomationConference (ASP-DAC), pages 575580. IEEE, 2016.



Jason Power, Joel Hestness, Marc S Orr, Mark D Hill, and David A Wood. gem5-gpu: A heterogeneouscpu-gpu simulator.IEEE Computer Architecture Letters, 14(1):3436, 2015.

## The End