



|     |        | · · |   |   |   |   |   |   |
|-----|--------|-----|---|---|---|---|---|---|
| Hex | Inputs | Α   | В | С | D | Е | F | G |
| 0   | 0000   | 0   | 0 | 0 | 0 | 0 | 0 | 1 |
| 1   | 0001   | 1   | 0 | 0 | 1 | 1 | 1 | 1 |
| 2   | 0010   | 0   | 0 | 1 | 0 | 0 | 1 | 0 |
| 3   | 0011   | 0   | 0 | 0 | 0 | 1 | 1 | 0 |
| 4   | 0100   | 1   | 0 | 0 | 1 | 1 | 0 | 0 |
| 5   | 0101   | 0   | 1 | 0 | 0 | 1 | 0 | 0 |
| 6   | 0110   | 0   | 1 | 0 | 0 | 0 | 0 | 0 |
| 7   | 0111   | 0   | 0 | 0 | 1 | 1 | 1 | 1 |
| 8   | 1000   | 0   | 0 | 0 | 0 | 0 | 0 | 0 |
| 9   | 1001   | 0   | 0 | 0 | 0 | 1 | 0 | 0 |
| Α   | 1010   | 0   | 0 | 0 | 1 | 0 | 0 | 0 |
| b   | 1011   | 1   | 1 | 0 | 0 | 0 | 0 | 0 |
| С   | 1100   | 0   | 1 | 1 | 1 | 0 | 0 | 1 |
| d   | 1101   | 1   | 0 | 0 | 0 | 0 | 1 | 0 |
| Е   | 1110   | 0   | 1 | 1 | 0 | 0 | 0 | 0 |
| F   | 1111   | 0   | 1 | 1 | 1 | 0 | 0 | 0 |



# Laboratory

| Port<br>name | Direction | Туре | Description |
|--------------|-----------|------|-------------|
|--------------|-----------|------|-------------|

| Port<br>name | Direction | Туре                                        | Description                                        |
|--------------|-----------|---------------------------------------------|----------------------------------------------------|
| hex_i        | input     | <pre>std_logic_vector(4 - 1 downto 0)</pre> | Input binary data                                  |
| seg_o        | output    | <pre>std_logic_vector(7 - 1 downto 0)</pre> | Cathode values in the order A,<br>B, C, D, E, F, G |

### Typy processů

## 7-segment decoder



| Port<br>name | Direction | Туре                                        | Description       |
|--------------|-----------|---------------------------------------------|-------------------|
| SW           | input     | <pre>std_logic_vector(4 - 1 downto 0)</pre> | Input binary data |
| CA           | output    | std_logic                                   | Cathod A          |
| СВ           | output    | std_logic                                   | Cathod B          |
| CC           | output    | std_logic                                   | Cathod C          |
| CD           | output    | std_logic                                   | Cathod D          |
| CE           | output    | std_logic                                   | Cathod E          |
| CF           | output    | std_logic                                   | Cathod F          |
| CG           | output    | std_logic                                   | Cathod G          |

| Port<br>name | Direction | Туре                                        | Description                                 |
|--------------|-----------|---------------------------------------------|---------------------------------------------|
| AN           | output    | <pre>std_logic_vector(8 - 1 downto 0)</pre> | Common anode signals to individual displays |
| LED          | output    | <pre>std_logic_vector(8 - 1 downto 0)</pre> | LED indicators                              |

```
architecture Behavioral of hex 7seg is
begin
   -- A combinational process for 7-segment display (Common Anode)
   -- decoder. Any time "hex_i" is changed, the process is "executed".
   -- Output pin seg_o(6) controls segment A, seg_o(5) segment B, etc.
           segment A
            | segment B
            | | segment C
            | | ... segment G
            +-+ +-+
             -- seg_o = "0000001"----+
   ______
   p_7seg_decoder : process(hex_i)
   begin
       case hex_i is
          when "0000" =>
              seg_o <= "0000001"; -- 0
          when "0001" =>
              seg_o <= "1001111"; -- 1
          when "0010" =>
              seg_o <= "0010010"; -- 2
          when "0011" =>
              seg o <= "0000110";
                                  -- 3
          when "0100" =>
              seg_o <= "1001100";
                                  -- 4
          when "0101" =>
              seg o <= "0100100";
          when "0110" =>
              seg_o <= "0100000";
                                  -- 6
          when "0111" =>
              seg_o <= "0001111"; -- 7
          when "1000" =>
              seg o <= "0000000";
                                   -- 8
          when "1001" =>
              seg o <= "0000100";
          when "1010" =>
              seg_o <= "0001000";
                                  -- A
          when "1011" =>
```

when "1100" =>

seg\_o <= "1100000"; -- b

-- C

seg\_o <= "0111001";

```
when "1101" =>
                seg o <= "1000010"; -- d
            when "1110" =>
                seg_o <= "0110000"; -- E
            when others =>
                seg_o <= "0111000"; -- F
        end case;
    end process p_7seg_decoder;
end architecture Behavioral;
p stimulus : process
    begin
        s hex <= "0000";
        wait for 100 ns;
        s_hex <= "0001";
        wait for 100 ns;
        s_hex <= "0010";
        wait for 100 ns;
        s_hex <= "0011";
        wait for 100 ns;
        s_hex <= "0100";
        wait for 100 ns;
        s hex <= "0101";
        wait for 100 ns;
        s_hex <= "0110";
        wait for 100 ns;
        s_hex <= "0111";
        wait for 100 ns;
        s_hex <= "1000";
        wait for 100 ns;
        s_hex <= "1001";
        wait for 100 ns;
        s_hex <= "1010";
        wait for 100 ns;
        s_hex <= "1011";
        wait for 100 ns;
        s hex <= "1100";
        wait for 100 ns;
        s_hex <= "1101";
        wait for 100 ns;
        s_hex <= "1110";
        wait for 100 ns;
        s hex <= "1111";
        wait for 100 ns;
    end process p_stimulus;
```

Top



```
-- Company:
-- Engineer:
-- Create Date: 09.03.2021 11:52:54
-- Design Name:
-- Module Name: top - Behavioral
-- Project Name:
-- Target Devices:
-- Tool Versions:
-- Description:
-- Dependencies:
-- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
-- Uncomment the following library declaration if using
-- arithmetic functions with Signed or Unsigned values
--use IEEE.NUMERIC STD.ALL;
-- Uncomment the following library declaration if instantiating
-- any Xilinx leaf cells in this code.
--library UNISIM;
--use UNISIM.VComponents.all;
entity top is
   Port (SW: in STD_LOGIC_VECTOR (4-1 downto 0); -- Input binary data
```

```
CA : out std logic; -- Cathode A
          CB : out STD_LOGIC; -- Cathode B
          CC : out STD_LOGIC; -- Cathode C
          CD : out STD_LOGIC; -- Cathode D
         CE : out STD_LOGIC; -- Cathode E
         CF : out STD_LOGIC; -- Cathode F
         CG : out STD_LOGIC; -- Cathode G
         AN : out std_logic_vector (8-1 downto 0); -- Common anode signals
         LED : out STD_LOGIC_VECTOR (8-1 downto 0) -- LED indicators
          );
end top;
______
-- Architecture body for top level
______
architecture Behavioral of top is
begin
    -- Instance (copy) of hex 7seg entity
    hex2seg : entity work.hex_7seg
        port map(
            hex i
                    => SW,
            seg o(6) \Rightarrow CA,
            seg_o(5) \Rightarrow CB
            seg o(4) \Rightarrow CC,
            seg_o(3) \Rightarrow CD,
            seg_o(2) \Rightarrow CE
            seg_o(1) \Rightarrow CF
            seg_o(0) \Rightarrow CG
        );
    -- Connect one common anode to 3.3V
    AN <= b"1111_0111";
    -- Display input value on LEDs
    LED(3 downto 0) <= SW;
    -- LED(7:4) indicators
    -- Turn LED(4) on if input value is equal to 0, ie "0000"
    LED(4) \leftarrow 0' \text{ when } (SW = 00000'') \text{ else '1'};
    -- Turn LED(5) on if input value is greater than "1001", ie 9
    LED(5) <= '0' when (SW > "1001") else '1';
    -- Turn LED(6) on if input value is odd, ie 1, 3, 5, ...
    LED(6) \leftarrow 0' \text{ when } ((SW = 0001)) \text{ or }
                        (SW = "0011") or
                        (SW = "0101") or
                        (SW = "0111") or
                        (SW = "1001") or
                        (SW = "1011") or
                        (SW = "1101") or
                        (SW = "1111")) else '1';
```

end architecture Behavioral;

| Hex | Inputs | LED4 | LED5 | LED6 | LED7 |
|-----|--------|------|------|------|------|
| 0   | 0000   | 0    | 1    | 1    | 1    |
| 1   | 0001   | 1    | 1    | 0    | 1    |
| 2   | 0010   | 1    | 1    | 1    | 0    |
| 3   | 0011   | 1    | 1    | 0    | 1    |
| 4   | 0100   | 1    | 1    | 1    | 0    |
| 5   | 0101   | 1    | 1    | 0    | 1    |
| 6   | 0110   | 1    | 1    | 1    | 0    |
| 7   | 0111   | 1    | 1    | 0    | 1    |
| 8   | 1000   | 1    | 1    | 1    | 0    |
| 9   | 1001   | 1    | 1    | 0    | 1    |
| А   | 1010   | 1    | 0    | 1    | 0    |
| b   | 1011   | 1    | 0    | 0    | 1    |
| С   | 1100   | 1    | 0    | 1    | 0    |
| d   | 1101   | 1    | 0    | 0    | 1    |
| Е   | 1110   | 1    | 0    | 1    | 0    |
| F   | 1111   | 1    | 0    | 0    | 1    |

#### LED 4

```
-- Turn LED(4) on if input value is equal to 0, ie "0000" LED(4) <= '0' when (SW = "0000") else '1';
```

#### LED 5

```
-- Turn LED(5) on if input value is greater than "1001", ie 9
LED(5) <= '0' when (SW > "1001") else '1';
```

#### LED 6

```
-- Turn LED(6) on if input value is odd, ie 1, 3, 5, ...

LED(6) <= '0' when ((SW = "0001") or

(SW = "0011") or

(SW = "0111") or

(SW = "1001") or

(SW = "1011") or

(SW = "1111") or

(SW = "1111")) else '1';
```

#### LED 7

```
-- Turn LED(7) on if input value is a power of two, ie 1, 2, 4, or 8

LED(7) <= '0' when ((SW = "0010") or

(SW = "0100") or

(SW = "0110") or

(SW = "1000") or

(SW = "1100") or

(SW = "1100") or

(SW = "1110")) else '1';
```