

# Scalar Efficiency SIG Meeting

April 18, 2024

Derek Hower, Qualcomm

# **Agenda**

- Update on charter
- Discuss processor types / metrics / workloads
- Introduction to instruction database

### Charter

- Krste considers instructions expected to be **handwritten and applicable to multiple domains** out of scope.
- Derek's recommendation:
  - Revert to targetable by a compiler code generator or builtin function
  - If we discuss any instructions that do not fit that scope, we can assist in setting up a TG under a different SIG/HC/IC.

## **Processor types**

| Microcontroller                              | App                                                                    |
|----------------------------------------------|------------------------------------------------------------------------|
| 1. In-order implementation                   | 1. Up to wide out-of-order implementation                              |
| 2. (Relatively) low frequency                | 2. High frequency                                                      |
| 3. First-order constraints (metrics):        | 3. First-order constraints (metrics):                                  |
| <ul> <li>Static code size</li> </ul>         | <ul> <li>Performance</li> </ul>                                        |
| · Area                                       | <ul><li>Power</li></ul>                                                |
| 4. Second-order constraints (metrics):       | 4. Second-order constraints (metrics);                                 |
| Dynamic code size                            | Dynamic code size                                                      |
| <ul> <li>Performance</li> </ul>              | ∘ Area                                                                 |
| <ul><li>Power</li></ul>                      | 5. Third-order constraints (metrics):                                  |
| 5. Suggested workloads:                      | Static code size                                                       |
| · EEMBC                                      | 6. Suggested workloads:                                                |
| <ul><li>Zephyr OS (for code size)?</li></ul> | ∘ SPEC CPU 2017                                                        |
|                                              | <ul> <li>Android Open Source Project (AOSP) — For code size</li> </ul> |
|                                              | <ul> <li>Speedometer (browser)</li> </ul>                              |

### **Metrics**

#### **Breadth**

- Workload
  - Individual benchmark?
    - What's an "important" benchmark?
  - Average on a suite?
- Per-instruction or per-extension?

#### **Code Size**

• % reduction per codepoint (e.g., 1% / 0.1% SROS)?

#### **Performance**

ullet Need accepted performance model  $oldsymbol{or}$  real hardware (e.g. from vendor custom extension) \*

### **Instruction database**

- Instruction database has been started:
  - 1. Review fields
- Looking for contributions

## **Next steps**

- Submit charter + call for Chair/Vice-chair
- Collect instructions, start dedup + categorizing
- Discuss methodology