

# EXERCISE 5 DESIGNING WITH VITIS HLS: C++ vs. VHDL

# **OBJECTIVES**

Upon completion of this lab, you will be able to:

- ✓ Create a new project using Vitis HLS
- ✓ Simulate a design
- ✓ Synthesize a design
- ✓ Implement a design
- $\checkmark$  Perform design analysis within Vitis HLS



# **NEW PROJECT AND SIMULATION**

Follow the instructions below to create and simulate a project in Vitis HLS.

1. Create a new project in Vitis HLS



2. For the project name, type yourname\_lab5





3. In the Add/Remove Files window, type matrixmul as the Top Function name (the provided source file contains the function, called matrixmul, to be synthesized). Then add the matrixmul.cpp file from the lab1 folder in moodle.



4. Click *Next*, then again the *Add Files*... button, select matrixmul\_test.cpp file from the lab1 folder in moodle.



5. Click the *Edit CFLAG*... button, type -DHW\_COSIM, and click OK (this defines a compiler flag that will be used later)



6. In the *Solution Configuration* page, leave *Solution Name* field as solution1 and set the *clock period* as 10.



7. Click the ... button of the *Part Selection* section, choose *Boards* and then find the entry for the *Zedboard*.



8. In the *Source* entry of the *Explorer* project directory, double-click to open the **matrixmul.cpp** file.

```
#include "matrixmul.h"

void matrixmul(
    mat_a_t a[MAT_A_ROWS][MAT_A_COLS],
    mat_b_t b[MAT_B_ROWS][MAT_B_COLS],
    result_t res[MAT_A_ROWS][MAT_B_COLS])

{

    Row: for(int i = 0; i < MAT_A_ROWS; i++){
        Col: for(int j = 0; j < MAT_B_ROWS; j++){
            res[i][j] = 0;
            Product: for(int k = 0; k< MAT_B_COLS; k++){
            res[i][j] += a[i][k] * b[k][j];
        }
    }
}</pre>
```

You can see that the code implements a matrix multiplication with three nested loops. The product loop (inner most loop) is where the actual product and sum happens.

9. Select Project and Run C Simulation, click OK without making any changes.

10. Now go to the **matrixmul\_test.cpp** file to see its content.

You will find two matrices initialized at the beginning of the *main* function. If HW\_COSIM is defined (as was done during the project set-up) then the matrixmul function is called and compares the output of the computed result with the one returned from the called function, and prints *Test passed* if the results match.



11. Now simulate the design again, but this time choose the Launch Debugger option.



12. Set breakpoint in line 82.

```
#ifdef HW_COSIM
// Run the AutoESL matrix multiply block
matrixmul(in_mat_a, in_mat_b, hw_result);
#endif
```

- 13. Using the Step Over (F6) button several times, observe the execution progress, and observe the variable values updating, as well as computed software result.
- 14. Now click the Resume button or press F8 to complete the software computation and stop at line 101.

### **Task 5.1**

Change the values of the matrices initialized in lines 73 and 78. Then calculate the value of the multiplication by yourself and initialize the result as well instead of calculating it. Do two tests, one with the correct result and one with the wrong result, to make sure that you get the error message. Include the values of your matrices in your report as well as a screenshot of both the success and error messages.



#### SYNTHESIS OF THE DESIGN

Follow the instructions below to create and simulate a project in Vitis HLS.

- 1. Select Solution > Run C Synthesis > Active Solution
- 2. When the synthesis process is completed, the synthesis results will be displayed:



3. If you expand **solution1** in *Explorer*, several generated files will be available. These include reports but also the implementation in Verilog and VHDL.

#### **Task 5.2**

Answer the following questions:

- ✓ Estimated clock period
- ✓ Worst case latency
- ✓ Number of DSP48E utilized in the implementation
- ✓ Number of FFs utilized in the implementation
- ✓ Number of LUTs utilized in the implementation

#### **Task 5.3**

Write one or two paragraphs (4-10 lines) explaining your understanding of the benefits, drawbacks and challenges of working with FPGAs writing code in VHDL or in C++ and utilizing High Level Synthesis to automatically generate the VHDL code. How readable do you find the automatic VHDL code in Vitis HLS? Is there any part that you do not understand at all?