## LYNXLINE

Professional Software Development Services

| Home | Blogs | Projects | About | Services | Career | Contact Us |  |
|------|-------|----------|-------|----------|--------|------------|--|
|      |       |          |       |          |        |            |  |

## Lab 9, coding assembler part

By ADMIN | Published: JANUARY 27, 2013

Time to have assembler part of Inferno kernel to be implemented. Let's start with routines that allows to make labels and later jump to them, they are used in kernel sources to have scheduler to switch control and do context switching between processes.

The **Label** structure in **dat.h**:

```
1 struct Label {
2   ulong sp;
3   ulong pc;
4 };
```

Simple idea to remember the PC(program counter) and SP(stack pointer), to init the structure and use later, we should have two functions implemented:

```
TEXT setlabel(SB), $-4
01
                 R13, 0(R0)
02
        MOVW
        MOVW
                 R14, 4(R0)
03
        MOVW
                 $0, R0
04
05
        RET
06
    TEXT gotolabel(SB), $-4
07
        MOVW
                 0(R0), R13
98
09
        MOVW
                 4(R0), R14
        MOVW
                 $1, R0
10
11
        RET
```

It works in simple way, **setlabel()** has pointer to Label as argument (Ro registry), so initialization o(Ro) puts value of R13/SP into Label.sp, and 4(Ro) puts value of R14/PC into Label.pc; **gotolabel()** does opposite, taking pointer to Label and initialize SP and PC and as result pass control of execution.

**getcallerpc()** also is very simple, when the function is called, the PC is put in stack for return address, so we can extract it as o(SP):

```
1 TEXT getcallerpc(SB), $-4
2 MOVW 0(SP), R0
3 RET
```

**splhi()** is function that saves PC into Mach structure, disables all maskable interrupts and returns the previous interrupt enable state, see the <a href="http://www.vitanuova.com/inferno/man/10/splhi.html">http://www.vitanuova.com/inferno/man/10/splhi.html</a>, so we modify Mach structure to have *ulong splpc* at very beginning so address is same as address of Mach.

```
struct Mach {
2
                            /st pc of last caller to splhi st/
       ulong
               splpc;
                            /* physical id of processor */
       int
               machno;
                            /* of the clock since boot time */
4
       ulong
               ticks;
5
       Proc*
               proc;
                            /* current process on this processor */
6
                            /* scheduler wakeup */
       Label
               sched;
7 };
```

So the code of **int splhi()**:

```
1 TEXT splhi(SB), $-4
2 MOVW $(MACHADDR), R6
3 MOVW R14. (R6) /* m->splpc */
```

## Categories

- Blog
- Boost
- <u>C++</u>
- Cryptography
- <u>Embedding</u>
- Hybrids
- Inferno OS
- <u>MacAppStore</u>
- Misc
- Models
- Projects
- <u>PyQt</u>
- <u>PySide</u>
- Qt
- QtSpeech
- Raspberry Pi
- Research
- Ru
- <u>TogMeg</u>
- Trac
- TTS
- Tutorial
- <u>Undo</u>
- Web

```
4 MOVW CPSR, R0
5 ORR $(PsrDirq), R0, R1
6 MOVW R1, CPSR
7 RET
```

int spllo() enables interrupts and returns a flag representing the previous interrupt enable state:

```
1 TEXT spllo(SB), $-4
2 MOVW CPSR, R0
3 BIC $(PsrDirq|PsrDfiq), R0, R1
4 MOVW R1, CPSR
5 RET
```

**splx(int x)** saves *PC* into *m->splpc*, restores the interrupt enable state to x, which must be a value returned by a previous call to splhi or spllo

**splxpc(int x)** does same but without saving *PC* 

```
TEXT splx(SB), $-4
       MOVW
2
               $(MACHADDR), R6
                           /* m->splpc */
               R14, (R6)
       MOVW
  TEXT splxpc(SB), $-4
4
5
       MOVW
               R0, R1
               CPSR, R0
6
      MOVW
               R1, CPSR
       MOVW
8
       RET
```

int islo() returns true (non-zero) if interrupts are currently enabled, and o otherwise:

```
1 TEXT islo(SB), $-4
2    MOVW    CPSR, R0
3    AND    $(PsrDirq), R0
4    EOR    $(PsrDirq), R0
5    RET
```

## **FILES:**

dat.h armv6.h armv6.s

splhi.pdf

main.c

This entry was posted in *Blog*, *Inferno OS*, *Raspberry Pi*, *Research*. Bookmark the *permalink*. *Post a comment* or leave a trackback: *Trackback URL*.

 ${\it ~~Lab~8, memory~model}\\$ 

Lab 10, Bss, memory pools, malloc »



Copyright LynxLine. All rights reserved. Powered by lynxline.com, WordPress