

## INSTRUCTION DIVISION SECOND SEMESTER 2015-2016 Course Handout Part II

In addition to part-I (General Handout for all courses appended to the time table) this portion gives further specific details regarding the course

Course No.: CS/IS F422

Course Title: Parallel Computing

Instructor-in-Charge: Shan Sundar Balasubramaniam (email: sundarb)

Course Website: http://csis/faculty/sundarb/courses/parcom

### 1. Scope and Objective:

Parallel computing has become a mainstream activity due to multi-core processors on desktop computers and mobile devices as well as due to the ease of building and using home-grown clusters. This course is an introduction to techniques for development of parallel software systems and the requisite foundations. The scope includes an overview of underlying systems architectures and program design principles but the primary coverage is on software development methodologies with emphasis on development for commodity distributed systems: clusters of multi-core workstations .

#### 2.(a) Text Book:

(T1) Ananth Grama, Anshul Gupta, George Karypis & Vipin Kumar *Introduction to Parallel Computing*, Second Edition, Pearson Education, First Indian Reprint 2004.

### 2.(b) Reference Books:

- (R1) M.J. Quinn, Parallel Computing: Theory & Practice, McGraw Hill Inc. 2<sup>nd</sup> Edition 1994.
- (R2) Maurice Herlihy and Nir Shavit. *The Art of Multiprocessor Programming*. Morgan Kaufmann 2008.
- (R3) J. Hennesy and D. Patterson, *Computer Architecture: A Quantitative Approach*, Morgan Kaufmann, 5<sup>th</sup> Edition.
- (R4) Ian Foster, <u>Designing and Building Parallel Programs</u>. Online Publication by Addison Wesley. (available at Ian Foster's website at Argonne National Lab).
- (R5) Kai Hwang, Geoffrey C. Fox, Jack J. Dongarra. *Distributed and Cloud Computing. From Parallel Processing to the Internet of Things.* Morgan Kauffman (Elsevier) 2002.

+91 1596 245073

Web: www.pilani.bits-pilani.ac.in

Fax: +91 1596 244183



(AR) Additional reading in the form of papers from journals / conference proceedings or articles from other sources will be prescribed by the instructor. See course website for specific reading per lecture / topic.

### 3. Course Plan:

### 3.a. Modules

| Module | Theme                                 | Prior Knowledge (assumed)                   |
|--------|---------------------------------------|---------------------------------------------|
| M1     | Introduction to Parallel Processing,  | Computer Organization – Von Neumann         |
|        | Parallel Computing Architectures, and | Model                                       |
|        | Parallel Systems                      |                                             |
| M2     | Parallel Algorithms and Programming   | Data Structures and Algorithms - Algorithm  |
|        |                                       | Design Techniques, Basic Sorting algorithms |
|        |                                       | and Graph Algorithms.                       |
| M3     | Performance Models, Metrics and       | -                                           |
|        | Techniques                            |                                             |
| M4     | Software Design for Parallel Systems  | Operating Systems - Tasks, Processes and    |
|        |                                       | Threads; Scheduling;                        |
| M5     | Programming for Shared Memory Multi-  | Data Structures – Linked Lists,             |
|        | Processors and Messaging Passing      | Stacks/Queues, Hashing;                     |
|        | Systems                               | 0                                           |
|        |                                       | Concurrency - Mutual Exclusion,             |
|        |                                       | Synchronization, and Deadlocks.             |

Tel: +91 1596 245073

Fax: +91 1596 244183

### 3. b. Lecture Schedule:

| Lectures | Module<br># | Topics                                                                                                | Readings                                      |
|----------|-------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------|
| 1        | M1          | Computational Models - Sequential vs. Concurrent Execution,                                           | -                                             |
|          |             | Logical vs. Physical Concurrency.                                                                     |                                               |
| 2.a      | M1          | Physical Concurrency – Intra-Processor Concurrency.                                                   | -                                             |
| 2.b      | M1          | Intra-Processor Concurrency – Pipelining- Structure and                                               | R3 (Appendix C:                               |
|          |             | Operation - Implementation Issues.                                                                    | C1-C4)                                        |
| 3        | M1          | Intra-Processor Concurrency – Pipelining- Hazards. Instruction                                        | T1 (Sec 2.1.1);                               |
|          |             | Level Parallelism. Performance Factors.                                                               | T1 (Sec. 3.6.5);<br>R3 (Appendix C:<br>C1-C4) |
| 4.a      | M1          | Intra-Processor Concurrency - Superscalar Architectures.                                              | R3 (Sec. 3.1-3.4,                             |
|          |             | Implementation Issues. Instruction Level Parallelism. Performance Factors and Limitations.            | 3.7, 3.10)                                    |
| 4.b      | M1          | Intra-Processor Concurrency - VLIW Architectures -                                                    | AR                                            |
|          |             | Performance Factors. Compilers for VLIW Architectures: Scheduling and Optimization.                   |                                               |
| 5        | M1          | Aside: Memory Hierarchy - Memory Bandwidth                                                            | -                                             |
|          |             | Requirements, Memory Hierarchy - Motivation, Locality of Reference, Inclusion Principle, Performance. |                                               |
| 6.a      | M1          | Shared Memory Parallelism: Multi-threaded architectures.                                              | AR                                            |
| 6.b      | M1          | Shared Memory Parallelism: Multi-core architectures: Introduction and Motivation                      | AR                                            |
| 7        | M1          | Shared Memory Parallelism - Multi-core architectures - A few                                          | AR                                            |
|          |             | examples - General Principles, Design Parameters and                                                  |                                               |
|          |             | Components.                                                                                           |                                               |
| 8        | M1          | Shared Memory Parallelism – Multi-processor Architectures -                                           | R3 (Sec. 5.1-5.3)                             |
|          |             | Symmetric Multiprocessing / Uniform Memory Architectures                                              |                                               |

Tel: +91 1596 245073 Fax: +91 1596 244183

# THE THE WORLD STATE OF THE PARTY OF THE PART

## **Birla Institute of Technology & Science,** Pilani Pilani Campus

| रमं बरुम |    | vs. Distributed Shared Memory / NUMA, Caching and Cache Coherence in Shared Memory Systems.                                                                                                                                                                                                                                            | AR                                   |
|----------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
| 9.a      | M1 | Forms of Parallelism - Introduction: Forms of Parallelism - Different Characterizations (Synchronous vs. Asynchronous, Shared Memory vs. Message Passing, Custom-made vs. Commodity). Flynn's Taxonomy - SISD, SIMD, MISD, MIMD; Software Level Version of Flynn's Taxonomy: SPSD, SPMD, MPSD, MPMD; Parallel vs. Distributed Systems. | R3 (Sec.1.2, Sec.<br>4.1-4.3);<br>AR |
| 9.b      | M1 | Spectrum of Parallelism - Instruction Level to Task Level to Service Level. Abstractions for Sequential and Parallel Computing - Mapping of Tasks to Systems.                                                                                                                                                                          | -                                    |
| 10       | M1 | Message Passing Model: - Abstractions for Sequential vs. Parallel Computing. Shared Memory Parallelism vs. Distributed Memory Parallelism. Introduction to the Messaging Passing Paradigm of Programming: SPMD vs. MPMD, Synchronous vs. Asynchronous Programming.                                                                     | T1. (Sec. 6.1)                       |
| 11.a     | M1 | Parallel / Distributed Computing: Clusters: Computing Model;<br>Structure and Components: Characterizations                                                                                                                                                                                                                            | R5 (Sec. 2.1);<br>AR                 |
| 11.b     | M1 | Clusters: Cluster Interconnects – Examples and Performance Aspects.                                                                                                                                                                                                                                                                    | R5 (Sec. 2.2);<br>AR                 |
| 12.a     | M1 | Clusters: Cluster Middleware - Single System Image - Features.                                                                                                                                                                                                                                                                         | R5 (Sec. 2.3);<br>AR                 |
| 12.b     | M1 | Clusters: Cluster Middleware - Single System Image - Implementation Support in Hardware.                                                                                                                                                                                                                                               | R5 (Sec. 2.3);<br>AR                 |
| 13       | M1 | Clusters: Cluster Middleware - ClusterOS: Single System Image - Implementation in OS Kernel or Gluing Layer: Resource Pooling and Provisioning - Scheduling, Load Balancing, and Process Migration — Examples Cluster Operating Systems.                                                                                               | R5 (Sec. 2.4);<br>AR                 |

Tel: +91 1596 245073
Fax: +91 1596 244183



## **Birla Institute of Technology & Science,** Pilani Pilani Campus

| परमं बर्लम |    |                                                                                                                                                                                               |                                   |
|------------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| 14.a       | M1 | R5 (Sec. 6.3.2)                                                                                                                                                                               |                                   |
| 14.b       | M2 | Message Passing Model: Communication Primitives (send and receive for Point-to-Point communication). Syntax and Semantic Issues.                                                              | T1. (Sec. 6.2.1)                  |
| 15.a       | M2 | Communication Primitives: Blocking Operations: Non-buffered Mode: Protocol - Different scenarios. Idling Overhead. Deadlock Scenarios.                                                        | T1. (Sec. 6.2.1)                  |
| 15.b       | M2 | Communication Primitives: Blocking Operations: Buffered Mode: Protocols: with and without Communication Hardware- Different scenarios- Idling Overhead. Deadlock Scenarios: Tagged Messaging. | T1. (Sec. 6.2.1)                  |
| 15.c       | M2 | Communication Primitives: Non-Blocking Operations.                                                                                                                                            | T1. (Sec. 6.2.2)                  |
| 16         | M2 | The Message Passing Interface (MPI): Primitives for Message Passing - Blocking vs. Non-Blocking, Buffered Messages and User Level Buffering; Collective / Group Communication                 | AR                                |
| 17.a       | M2 | Computational Models - Random Access Machine (RAM) Model and Parallel RAM Model;                                                                                                              | R1 (Sec 2.1-2.2)                  |
| 17.b       | M2 | Computational Model: PRAM: Variants of PRAM - Concurrent Memory Access Models: EREW, CREW, CRCW. Simulation of Priority CRCW by EREW.                                                         | R1 (Sec 2.2)                      |
| 17.c       | M2 | Computational Model: PRAM: Algorithms - Complexity and Cost.                                                                                                                                  | R1 (Sec 2.2)                      |
| 18.a       | M2 | PRAM Algorithms - Task Spawning Model and Cost.                                                                                                                                               | R1 (Sec. 2.3)                     |
| 18.b       | M2 | PRAM Algorithms: Design Techniques: Parallel Reduction - Example: Summation: Algorithm and Analysis.                                                                                          | R1 (Sec. 2.3)                     |
| 18.c       | M2 | Parallel Reduction - Reduction Template. Speedup and Efficiency. Divide-and-Conquer – Data Parallelism.                                                                                       | R1 (Sec. 2.3);<br>T1 (Sec. 3.6.1) |

Tel: +91 1596 245073 Fax: +91 1596 244183



### Birla Institute of Technology & Science, Pilani Pilani Campus

| ने प्रमं बरुम |           |                                                                                                                                                                                                                                             |                                       |
|---------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|
| 19.a          | M2        | Aside: Declarative Programming: Functional Style Programming and List Operations: <i>map</i> and <i>fold</i>                                                                                                                                | -                                     |
| 19.b          | M2,<br>M6 | Parallel Programming: Parallel Iterations and Realizing map on PRAM. Parallel implementation of fold using the reduction template. The map-reduce paradigm. Examples.                                                                       | AR                                    |
| 20            | M2,       | Computational Model - Complexity - Work vs. Cost, Number                                                                                                                                                                                    | R1 (Sec. 2.4);                        |
|               | M3        | of operations, Cost-optimality, Number of processors, Brent's Theorem Examples.                                                                                                                                                             | T1 (Sec. 5.5)                         |
| 21            | M3        | Parallel Computing and Performance - Speedup : Amdahl's                                                                                                                                                                                     | T1 (Sec. 2.2, 5.1-                    |
|               |           | Law, Multi Core as a special case;                                                                                                                                                                                                          | 5.2, 5.4, 5.7)                        |
| 22            | M3        | Parallel Computing and Performance - Multi-Threading and Latency Hiding; Non-linear Speedup; Scaled Speedup(Gustafson's Law) and Iso-efficiency.                                                                                            | AR                                    |
| 23            | M4        | Parallel Systems: Program Structuring and Software Design. Software Architecture – Principles of Modularity: Cohesion and Coupling. Introduction to Foster's Design Methodology.                                                            | R4 (Sec. 2.1);<br>T1 (Sec. 3.1)<br>AR |
| 24            | M4        | Foster's Design Methodology – Partitioning Phase - Basic Decomposition Strategies: Domain Decomposition and Task Decomposition - Examples.                                                                                                  | R4 (Sec. 2.2);<br>T1 (Sec. 3.2)       |
| 25            | M4        | Design Methodology – Partitioning Phase - Further Examples - Recursive Decomposition, Exploratory Decomposition, Checklist for Partitioning.                                                                                                | R4 - Sec. 2.2;<br>T1 - Sec. 3.2       |
| 26            | M4        | Foster's Design Methodology – Communication Phase - Different Forms of Communication: Local vs. Global, Structured vs. Unstructured, Static vs. Dynamic, Synchronous vs. Asynchronous Communication. Examples. Checklist for Communication. | R4 (Sec. 2.3);<br>T1 (Sec. 3.3)       |
| 27            | M4        | Foster's Design Methodology: Agglomeration – Heuristics,<br>Granularity, Impact of Granularity on Performance,<br>Granularity and Execution Environment. Replication Patterns<br>and Examples, Checklist for Agglomeration.                 | R4 (Sec. 2.4) T1 (Sec. 3.5 and 5.3)   |
| 28            | M4        | Foster's Design Methodology: Mapping – Static and Dynamic Mapping; Strategies.                                                                                                                                                              | R4 (Sec. 2.5);<br>T1 (Sec. 5.4)       |

Tel: +91 1596 245073 Fax: +91 1596 244183



## **Birla Institute of Technology & Science,** Pilani Pilani Campus

| परमं बर्लम |           |                                                                                                                                                                                                         |                                               |  |
|------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|--|
| 29         | M4,<br>M3 | Scheduling and Load Balancing – Techniques, Issues, and Performance                                                                                                                                     | AR                                            |  |
| 30         | M4        | Mapping, Interconnects, and Communication Overheads                                                                                                                                                     | R4 (Sec. 3.7) T1 (Sec. 2.4.2-2.4.5, 2.5, 3.5) |  |
| 31         | M4        | Mapping: Techniques for commodity computing environments: Clusters of Multi-core Computers; Processes and Threads. Decomposition and Mapping. Implementation Issues. Granularity and levels of mapping. | T1 (Sec. 2.7) AR                              |  |
| 32         | M5        | Designing with Threads. Thread based programs: Creation, Decomposition of Tasks to threads. Thread Cancellation.                                                                                        | T1 (Sec. 7.1, 7.4, 7,7,7.9),                  |  |
| 33.a       | M5        | Designing with Threads – Shared Data and Shared memory – Issues. Memory Management issues.                                                                                                              | AR                                            |  |
| 33.b       | M5        | Shared Memory Programming – Properties: Liveness and Safety. Mutual Exclusion.                                                                                                                          | R2 (Sec. 1.1-1.3)                             |  |
| 34.a       | M5        | Shared Memory Programming – Mutual Exclusion and Synchronization, Synchronization Primitives, Locking. Properties of Locking.                                                                           | T1 (Sec. 7.5, 7.8); R2 (Sec. 2.1-2.4)         |  |
| 34.b       | M5        | Mutual Exclusion: Locking: Locking and Fairness – Lamport's Algorithm; Implementation Issues and Efficiency.                                                                                            | R2 (Sec. 2.5-2.8)                             |  |
| 35         | M5        | Locking: Locking in Multiprocessor Systems: Spin Locks vs. Blocking Locks; Test-and-Set Locks - Implementation Issues - Cache Coherence and Bus Contention.                                             | R2 (Sec. 7.1-7.3)                             |  |
| 36         | M5        | Locking: Spin Locks with Backoffs and Spin Locks with Queues. Reentrant Locks. Reader-Writer Locks.                                                                                                     | R2 (Sec. 7.4-7.5)                             |  |
| 37         | M4        | Shared Memory Data Structures - Sequential Consistency,<br>Real-Time Order, and Linearization. [Readings R2 Sec. 3.1 to<br>3.5]                                                                         | R2 (Sec. 3.1 to 3.5)                          |  |

Tel: +91 1596 245073
Fax: +91 1596 244183



### Birla Institute of Technology & Science, Pilani Pilani Campus

| 38      | M4  | Shared Memory Data Structures: Locking Frameworks:     | R2 (Ch. 9); |
|---------|-----|--------------------------------------------------------|-------------|
|         |     | Coarse-Grained vs. Fine-Grained Locking: Lock Coupling | AR          |
| 39 – 40 | M4, | Select Advanced Topics                                 | AR          |
|         | M5  |                                                        |             |

#### 4. Evaluation

### 4. a. Evaluation Scheme:

| Component          | Weight   | Date & Time        | Remarks                  |
|--------------------|----------|--------------------|--------------------------|
| Assignments (3)    | 3x10=30M | 1 to 2 weeks       | Take Home                |
|                    |          |                    | (Individual)             |
| Mid-Term Test (90  | 15M      | 16/3 2:00 -3:30 PM | Centrally Scheduled      |
| minutes)           |          |                    | (Open Book)              |
| Term Project       | 25M      | 4 weeks            | Take Home (Teams of two) |
| Comprehensive Exam | 30M      | 9/5 FN             | Centrally Scheduled      |
| (180 minutes)      |          |                    | (Open Book)              |
| TOTAL              | 100M     |                    | ,                        |

### 4. b. Make-up Policy:

- No Make-up will be available for Assignments under any condition.
- Late submission of assignment will incur a penalty of 25% up to 24 hours and a penalty of 50% up to 48 hours from the deadline. Submissions will not be entertained 48 hours past deadline.
- Prior Permission of the Instructor-in-Charge is usually required to get make-up for the mid-term test.
- Prior Permission of (Associate) Dean, Instruction is usually required to get make-up for the comprehensive exam.
- A make-up shall be granted only in genuine cases where in the Instructor's / Dean's judgment the student would be physically unable to appear for the test/exam. Instructor's / Dean's decision in this matter would be final.

### 4.c. Fairness Policy:

- Student teams are expected to work on their own on assignments.
- All students are expected to contribute equally within a team.
- Individual contributions should be identified and documented in qualitative and quantitative terms by the team members. The instructor's assessment regarding the contributions of team members would be final.

+91 1596 245073

Web: www.pilani.bits-pilani.ac.in

Fax: +91 1596 244183

Any use of unfair means in quizzes, assignment or test/exam will be handled strictly. The



minimum penalty would be loss of full weight of the component. Students involved in such activity are liable for further sanctions including being formally reported to the Unfair Means committee and being subject to penalties enabled by Unfair Means Rules of the Institute:

- Unfair means would include copying from or enabling copying by other students; or copying / borrowing material from the Web or from other sources of information including all electronic sources.
- Students are allowed to consult/discuss with other students/teams for the take-home assignment but such consultation/discussion should be explicitly acknowledged and reported to the instructor prior to evaluation
- **5. Consultation Hours:** See course website.
- 6. Notices: All notices concerning this course will be displayed on the course website only. If there is a need email would be used on short notice (12 hours) - only BITS Pilani email would be used.

Instructor -In- Charge

**CS F422** 



Pilani 333031, Rajasthan, India

+91 1596 245073 Fax: +91 1596 244183 Web: www.pilani.bits-pilani.ac.in