# Time Multiplexing via Circuit Folding

Po-Chun Chien<sup>†</sup>, Jie-Hong Roland Jiang<sup>†‡</sup>

ALCom Lab

\*Department of Electrical Engineering
†Graduate Institute of Electronics Engineering
National Taiwan University







## Speaker Bio

- Po-Chun Chien is a 2<sup>nd</sup>-year master's student.
- I am planning to apply for PhD (fall 2021).
- Contact: r07943091@ntu.edu.tw
- Affiliation:
  - ALCom Lab (led by Jie-Hong Roland Jiang)
  - GIEE, NTU
- Research Interests:
  - Logic synthesis
  - System verification
  - Machine learning





#### Outline

- Introduction
- Algorithm
  - Structural folding method
  - Functional folding method
- Experiments
- Conclusions & future work



## Introduction



## Multi-FPGA System

 Multi-FPGA boards are commonly used for system emulation [1] and prototyping.





## FPGA I/O bottleneck



ratio of FPGA logic capacity over I/Os (retrieved from [2])

→ I/Os become scarce resources



## Time Division Multiplexing (TDM)

• The system requires 2 separate clocks.



TDM [3] I/O transmission with ratio 4

increase the effective I/O of FPGAs



#### Motivation

• Instead of increasing the effective I/O, we try to decrease the required input pin by folding the circuit.





#### Problem Formulation

- Given a combinational circuit  $C_c$  with n inputs and m outputs, and a folding number T, we are asked to fold  $C_c$  into a sequential circuit  $C_S$ , which
  - has n/T inputs and  $\geq m$  outputs, and
  - after expanding for T time-frames, becomes functionally equivalent to  $\mathcal{C}_{\mathcal{C}}$  under proper association of their inputs and outputs.



# Algorithm



#### Structural Method

• Illustration





#### Structural Method

 $\square$  3-adder example (T=3)





Computation flow







Pin scheduling heuristic:

Convert the given combinational circuit into virtual iterative form.

- Output pin scheduling
- Input pin scheduling

 $a_0$   $b_0$   $a_1$   $b_1$   $a_2$   $b_2$   $c_{out}$ 

follow the previous 3-adder example for illustration





- Output pin scheduling:
  - 1. sort the outputs according to their support sizes in an ascending order.

| output  | $s_0$         | $s_1$                | $s_2$                          | $c_{out}$                      |
|---------|---------------|----------------------|--------------------------------|--------------------------------|
| support | $a_0$ , $b_0$ | $a_0, b_0, a_1, b_1$ | $a_0, b_0, a_1, b_1, a_2, b_2$ | $a_0, b_0, a_1, b_1, a_2, b_2$ |
| support | 2             | 4                    | 6                              | 6                              |





- Output pin scheduling:
  - 2. determine the iteration of each output to be scheduled at.

#### #input of the folded circuit = 2

| output    | $s_0$         | $s_1$                | $S_2$                          | C <sub>out</sub>               |
|-----------|---------------|----------------------|--------------------------------|--------------------------------|
| support   | $a_0$ , $b_0$ | $a_0, b_0, a_1, b_1$ | $a_0, b_0, a_1, b_1, a_2, b_2$ | $a_0, b_0, a_1, b_1, a_2, b_2$ |
| support   | 2/2           | 4/2                  | 6/2                            | 6/2                            |
| iteration | 1             | 2                    | 3                              | 3                              |





- Output pin scheduling:
  - 3. null outputs insertion.

| iteration            | 1              | 2           | 3              |
|----------------------|----------------|-------------|----------------|
| scheduled<br>outputs | $s_0$ , $null$ | $s_1, null$ | $S_2, C_{out}$ |





- Input pin scheduling:
  - schedule the inputs according to the outputs.

| iteration            | 1                     | 2             | 3              |
|----------------------|-----------------------|---------------|----------------|
| scheduled<br>outputs | s <sub>0</sub> , null | $s_1, null$   | $S_2, C_{out}$ |
| scheduled<br>inputs  | $a_{0}$ , $b_{0}$     | $a_1$ , $b_1$ | $a_{2}, b_{2}$ |





• After pin scheduling, the 3-adder becomes virtual iterative.





- FSM construction via time-frame folding [4]:
  - State identification via functional decomposition
  - Transition construction
  - FSM minimization



iterative form (time-frame expanded form)





• State identification

timeframe

0



initial state

1



 $\left(s_{2}^{1}\right)$ 

2



 $S_2^2$ 

intermediate states each corresponds to carry-bit of 0/1

3



don't-care final state





Transition construction







#### FSM minimization





Carry-save adder





- State encoding Encode each state in the state set *S* with actual bits, 2 schemes are applied:
  - Natural Encoding with  $\lceil \log(|S|) \rceil$  bits
  - One-hot encoding with |S| bits, each of which represents a state in S



# Experiments



#### Experimental Setup

- Implemented in C++ within ABC [6] and used CUDD [7] as the BDD package.
- Environment: Intel(R) Core(TM) i7-8700 3.20GHz CPU and 32GB RAM.
- Benchmark circuits: ISCAS, ITC, MCNC(LGSynth), LEKO/LEKU, Adder, and EPFL.
- Structural method:
  - Imposed the input pin count limitation to 200.
  - 11 benchmark circuits with #PI > 200.
- Functional method
  - 11 benchmark circuits, each folded by 4, 8 and 16 time-frames.
  - 300s timeout limit on FSM construction and minimization, individually.



#### Structural Method - Results

• Impose the input pin count limitation to 200.





#### Functional Method - Results

• 29 out of 33 cases done within time limit.



The functional method achieved 44.93% #LUT reduction and 64.93% #FF reduction over the structural method



#### Runtime Comparison

 4 out of 33 cases exceeded time limit when folded by the functional method, while all cases done within 1s by the structural method.





## Conclusions & Future Work



#### Conclusions & Future Work

- We have formulated a circuit folding approach to time multiplexing on FPGAs. The structural and functional methods have been proposed and implemented to demonstrate their potentials to alleviate the I/O-pin bottleneck of FPGAs.
- Experiments suggested that

#### **Structural Method**

- fast and efficient
- higher circuit complexity

#### **Functional Method**

- high computational cost
- less FF and LUT usage
- Future work: combines the 2 methods to achieve both scalability and optimality.



# Questions

Feel free to ask any questions.

