





## **MAIN CONNECTER**





01.Index 02.Change List 03.Block Diagram 04.Power Tree-RC5T620 05.Power Tree-RK808-B 06.Power Tree-RK818-1 10.RK3288 Power 11.RK3288 PMU Controler 12.RK3288 DDR Controler 13.RK3288 Flash Controler 14.RK3288 USB/HSIC Controler 15.RK3288 SARADC/Key Board 16.RK3288 DVP Interface 17.RK3288 Display Interface 18.RK3288 GPIO 20.USB Port 21.Power-RT5C620\_1CELL (option) 22.Power-RK808-B\_2CELL (option) 23.Power-RK818-1 1CELL (option) 30.RAM-DDR3 4x16bit 32.RAM-DDR3 2x32bit (option) 33.RAM-LPDDR2(168P) (option) 34.RAM-LPDDR2(216P) (option) 35.RAM-LPDDR2(220P) (option) 36.RAM-LPDDR3(178P) (option) 40.Memory-eMMC 41.Memory-Nand FLASH (option) 42.Memory-tSD (option) 45.DVP power and Flash LED 46.Camera-MIPI CSI 47.Camera-CIF (option) 50.LCM-eDP Panel 51.LCM-MIPI Panel (option) 52.LCM-Dual MIPI Panel (option) 53.LCM-LVDS Panel (option) 60.WIFI/BT-AP6210/AP6212/XZ3538 61.WIFI ac/BT-AP6335 (option) 62.WIFI/BT/GPS-AP6476 (option) 65.3G-UNA 66.3G-UNA LITE (option) 70.Audio Codec-ES8323 71.Audio Codec-ALC5631 (option) 72.Audio Codec-ALC5640 (option) 73.Audio Codec-ES8316 (option) 74.Audio Codec-ALC5672 (option) 75.TP COF 76.TP COB-CT363 (option) 77.TP COB-FT5506 (option) 78.TP COB-GSL3680 (option) 80.Sensor/VIB 81.TF Card 82.HDMI Port 84.eFUSE (option)

I2C address(7bit): 1.I2C0 Power: **RK808** 0x1b CW2013 0x62 **RK818** 0x1C RT5C620 0x32 **SYR837** 0x40 **SYR838** 0x41 2.I2C1 Sensor: CM3218 0x10.0x0c LSM330TR G:0x6a A:0x1e MMA8452Q 0X1d MPU6500 0x34 LIS3DH 0X19 0X1d LSM303D 3.I2C2 Audio Codec: ALC5640 0x19 ALC5623 0x1a ALC5631 0x1a ES8323 0x10 ES8316 0x10 4.I2C3 Camera: OV2659 0x30 OV8825 0x36 5.I2C4 Touch: CT363 0x1b FT5506 GSL3680 0x40





2















Note:All the capacitor should be place close to the power pin of RK3288 $_{\circ}$ 

| Technol      | Technology Limited Aura Technology Limited |        |         |  |
|--------------|--------------------------------------------|--------|---------|--|
| Project:     | GO7_MAIN_V01                               |        |         |  |
| File:        | 11.RK3288 PMU Controler                    |        |         |  |
| Date:        | Wednesday, April 11, 2018                  | Rev:   | V01     |  |
| Designed by: | Kobe                                       | Sheet: | 6 of 26 |  |

5



## RK3288 DDR Channel-1 RK3288 DDR Channel-0 U1000K U1000L DDR0\_D0 <</br> DDR0\_D1 <</br> DDR0\_D2 <</br> DDR0\_DQ0 DDR1\_DQ0 DDR1\_A0 K2 DDR1\_A1 K1 DDR1\_A2 M5 DDR1\_A0 V3 DDR1\_DQ0 Y1 DDR1\_DQ1 DDR1\_DQ2 DDR1\_A0 DDR1\_A1 DDR1\_A2 DDR1\_A3 DDR0\_A1 DDR1 DDR0\_DQ1 DDR0\_DQ2 DDR0\_A2 DDR1 D2 DDR0\_A2 DDR1\_A3 M6 DDR1\_A4 M2 DDR0 D3 DDR0\_DQ3 DDR0\_DQ4 DDR0\_A3 DDR1 D3 W1 DDR1\_DQ3 A19 E18 DDR1\_A3 DDR1\_A5 DDR1\_A6 DDR0 A4 V5 DDR1\_DQ6 V3 DDR1\_DQ6 DDR1\_A4 DDR1\_A5 DDR1\_A6 DDR1\_A7 DDR1\_A8 DDR1\_A9 DDR1\_A9 DDR0\_D5 DDR0\_DQ5 DDR0\_A5 NDDR0 A5 DDR1 D DDR0\_DQ6 DDR0\_A6 DDR0\_A7 B13 SDDR1 A7 DDR0 D7 DDR0\_DQ7 NORO A7 DDR1 D7 E2 DDR1\_DQ7 DDR1\_DQ8 DDR1\_DQ9 C1 DDR1\_DQ9 DDR1\_DQ7 DDR0 DO8 DDR0\_A8 A14 DDR0\_A9 A13 DDR0\_D9 DDR0\_DQ9 DDR0\_A9 DDR1 D9 -SDDR1\_A9 DDR0\_A19 DDR0\_A10 DDR0\_A11 DDR0\_A12 DDR0\_A12 DDR0\_A14 DDR0\_A14 DDR0\_A14 DDR1\_A10 P4 F3 DDR1\_DQ10 DDR0 DO10 C6 E8 A6 B6 DDR1\_A10 P4 DDR1\_A11 P6 DDR1\_A12 P3 DDR1\_A13 P2 DDR0\_D11 DDR0\_DQ11 DDR1 D1 H5 DDR1\_DQ11 H4 DDR1\_DQ12 J5 DDR1\_DQ13 DDR1\_DQ14 DDR0\_D12 DDR0\_DQ12 DDR0\_DQ13 DDR0\_D13 DDR0\_D14 DDR1 D13 DDR1 D14 DDR0 DO14 DDR0\_A15 C15 DDR0\_A14 J6 DDR1\_DQ14 T2 DDR1\_DQ15 R6 DDR1\_DQ16 T1 DDR1\_DQ17 DDR1 A14 F8 B15 DDR0\_D15 DDR0 DQ15 DDR1\_A15 DDR0\_DQ16 DDR0\_DQ17 DDR1 D16 DDR0\_CLK B11 DDR0\_CLK —>>DDR1\_CLK —>>DDR1\_CLKN ->>DDR0\_CLK ->>DDR0\_CLKN DDR1\_CLK T1 DDR1\_DQ17 R5 DDR1\_DQ18 U4 DDR1\_DQ19 V1 DDR1\_DQ20 DDR0 D18 DDR0\_DQ18 **DDR1 D18** DDR0\_D19 DDR0\_DQ19 DDR0\_DQ20 DDR0 DO19 DDR0\_BA0 D8 DDR1\_D20 DDR1\_BA0 V1 DDR1\_DQ20 U3 DDR1\_DQ21 V2 DDR1\_DQ22 B1 DDR1\_DQ23 B2 DDR1\_DQ24 B2 DDR1\_DQ25 DDR0\_BA1 DDR0\_BA2 DDR1\_BA1 DDR1\_BA2 L5 DDR0 DO21 C17 DDR0 D22 DDR0\_DQ22 DDR1\_D22 DDR0\_DQ23 DDR0\_DQ24 DDR0\_D24 < DDR0\_D25 < DDR0\_ODT0 E15 ->>DDR0 ODT0 DDR1 D24 ->>DDR1\_ODT0 DDR1\_ODT0 DDR0 DQ25 D5 E6 C5 E4 DDR0\_D26 DDR0\_D27 DDR0 DQ26 DDR0\_CSn0 B8 F11 DDR1 DQ26 >>DDR0\_CS0N ->>DDR0\_CS1N DDR1 D27 ->>DDR1\_CS0N ->>DDR1\_CS1N DDR0\_DQ27 DDR0\_DQ28 DDR1\_DQ27 DDR1\_DQ28 DDR1\_CSn0 DDR1\_CSn1 DDR0\_D28 DDR0\_D29 DDR1\_D28 DDR1\_D29 F5 E7 DDR0\_DQ3u DDR0\_DQ31 C2 DDR1\_DQ30 DDR1\_DQ31 DDR0\_CKE0 ->>DDR1\_CKE0 ->>DDR1\_CKE1 DDR0 CKE0 DDR1 CKE0 DDR0\_D31 << AA2 AA1 DDR1\_DQS0 DDR1\_DQS0 DDR1\_DQS1 DDR1\_DQS1 U2 DDR1\_DQS1 DDR1\_DQS1 DDR1\_DQS2 DDR1\_DQS2 DDR1\_DQS3 DDR1\_DQS3 DDR1\_DQS3 DDR1\_DQS3 DDR0\_RASn DDR0\_CASn DDR0\_CASn B9 DDR0 DQS0P & DDR0\_DQS0 DDR1\_DQS0P & DDR0 DQS0M DDR1 CASn DDR0\_DOS1P DDR0\_WEn DDR1\_DOS1P DDR1\_WEn DDR0\_DQS1M DDR1\_DQS1M DDR0\_RESET E9 F2 DDR1\_RESET DDR0\_DQS2M DDR1\_DQS2M DDR0\_DQS2n DDR0\_DQS3 H12 M8 DDR1\_DQS3P OVREF\_DDR1 DDR0\_DOS3P DDR0\_VREF DDR0\_VREFAO OVREF\_DDR0 DDR1\_VREF A4 DDR0\_DQS3M L8 -OVREFAO DDR0 DDR0\_DQS3n DDR1\_VREFAO NC1 NC2 NC3 NC3 U5 DDR1\_DM0 DDR1\_DM1 P7 R7 × L7 × DDR0 DM0 / NC4 NC5 DDR0\_DM0 DDR0\_DM1 DDR1\_DM1 < DDR0 DM1 A15 DDR0\_DM2 NC3 DDR1\_DM2 NC6 DDR0\_DM3 DDR1\_DM3 H9 H7 DDR1\_RETLE DDR1\_ATO DDR1\_DTO OVCC DDRC OVCC DDRC DDR0\_RETLE DDR0\_VDD1 DDR0\_VDD2 DDR0\_VDD3 DDR0\_VDD4 DDR0\_VDD1 DDR1\_RETLE DDR1\_VDD1 L9 DDR1\_VDD3 P9 DDR1\_VDD4 R9 DDR1\_VDD1 DDR0 RETLE G12 DDR0\_RETLI DDR0\_ATO DDR0\_DTO1 DDR0\_DTO1 DDR0\_DTO0 DDR0\_VDD4 DDR0\_VDD5 H14 DDR1\_VDD5 P8 \_\_OVCC\_DDR OVCC DDR DDR0 PZQ DDR0 VDDAO DDR1 PZQ DDR1 VDDAO R1201 R0402 MCU RK3288 MCU RK3288 240R%1 240R%1 R1200 R0402 R1204 120K R0402 DDRIO\_RETEN R1205 120K DDR1\_RETLE DDR0 DDRIO\_RETE | R1207 120K R0402 R1206 120K VCC\_DDRC VCC\_DDR VCC\_DDRC VREF\_DDR0 VCC\_DDRC VCC\_DDR VCC\_DDRC VREF\_DDR1 R1208 1K%1 R0402 R1209 1K%1 R0402 C8273 C1203 R1210 C1204 C8274 R1211 C1209 11/0/1 1K%1 C0603 C0402 C0603 C0402 C0402 R0402 C0402 C0402 C0402 C0402 C0402 C0402 C0402 C0402 C0402 R0402 C0402 C0402 C0402 VCC\_DDR VCC DDR C1210 | 0.1uF | C0402 C1211 | 0.1uF | C0402 | R1213 | 10K%1 | R0402 VREFAO\_DDR0 VREFAO\_DDR1 R1212 10K%1 C1212 C1213 C1214 Aura Technology Limited 10K%1 10K%1 C0402 C0402 Technology Limited Project: GO7 MAIN V01 RK3288 K File: 12.RK3288 DDR Controler RK3288 L Designed by: Kobe Sheet: 8 of 26



























## FLASH LED Drive







Project: GO7\_MAIN\_V01
File: 45.DVP power and Flash LED
Date: Wednesdey, April 11, 2018 Rev: V01
Designed by: Kobe Sheet: 18 of 26





## WIFI/WIFI ac/BT MODULE

|        | Option1 | Option2 | Y6100   | Default:AP6335 |
|--------|---------|---------|---------|----------------|
| AP6335 | YES     | YES     | 37.4MHz | Note:          |
| AP6330 | YES     | NO      | 26MHz   | YES:相构数        |
| XZ3660 | YES     | NO      | 26MHz   | NO: 框内不贴       |
| AP6255 | YES     | YES     | 37.4MHz |                |







| лL  | C6107 | 33pF/50V          | SDIO_D0  | R6102 | 33R R0402 | WIFI_D0  |
|-----|-------|-------------------|----------|-------|-----------|----------|
| 111 | C6109 | C0402<br>33pF/50V | SDIO_D1  | R6103 | 33R R0402 | WIFI_D1  |
|     | C6110 | C0402<br>33pF/50V | SDIO_D2  | R6104 | 33R R0402 | WIFI_D2  |
|     | C6111 | C0402<br>33pF/50V | SDIO_D3  | R6105 | 33R R0402 | WIFI_D3  |
|     | C6112 | C0402<br>33pF/50V | SDIO_CMD | R6106 | 33R R0402 | WIFI_CMD |
|     | C6115 | C0402<br>33pF/50V | SDIO_CLK | V V   | 33R R0402 | WIFI_CLK |
|     |       | C0402             |          |       |           |          |

| Aura Technology Limited |                           |        |          |
|-------------------------|---------------------------|--------|----------|
| Project:                | GO7_MAIN_V01              |        |          |
| File:                   | 61.WIFI ac/BT-AP6255      |        |          |
| Date:                   | Wednesday, April 11, 2018 | Rev:   | V01      |
| Designed by             | V-L-                      | Chara. | 24 -4 20 |









| Technology Limited |                           |        |          |  |
|--------------------|---------------------------|--------|----------|--|
| Project:           | GO7_MAIN_V01              |        |          |  |
| File:              | 80.Sensor/VIB             |        |          |  |
| Date:              | Wednesday, April 11, 2018 | Rev:   | V01      |  |
| Designed by:       | Kohe                      | Sheet: | 24 of 26 |  |









| Technology Limited Aura Technology Limited |                           |        |          |  |
|--------------------------------------------|---------------------------|--------|----------|--|
| Project:                                   | GO7_MAIN_V01              |        |          |  |
| File:                                      | 81.TF Card                |        |          |  |
| Date:                                      | Wednesday, April 11, 2018 | Rev:   | V01      |  |
| Designed by:                               | Kobe                      | Sheet: | 25 of 26 |  |

SDMMC\_D0 SDMMC\_D1 SDMMC\_D2

SDMMC\_D3

SDMMC\_CLK SDMMC\_DET

SDMMC\_CMD

4 3 2