

## **Integrated Monolithic GPS and GLONASS Receiver IC**

#### **GENERAL DESCRIPTION**

The Broadcom® BCM4752 is a Global Navigation Satellite System (GNSS) single-die receiver IC, fabricated in low-power 40 nm CMOS technology.

The BCM4752 features a host-based architecture, where processing functions are split between the BCM4752 and the CPU on the host system. Demands on the host CPU are minimal and no real time requirements are imposed. Host communication can be implemented via UART (with optional hardware flow control) or a Broadcom Serial Control (BSC) slave.

The BCM4752 includes an internal low-dropout regulator to power both an external GNSS TCXO and an optional external low noise amplifier. It is available in a 0.4 mm ball pitch, 2.07 mm × 2.47 mm WLBGA package or a 5 mm × 5 mm FBGA package.

#### **APPLICATIONS**

- Designed for the fast-growing smartphone segment, where GNSS has become pervasive. The BCM4752 enables both navigation, a feature increasingly demanded by consumers, and location services, which are demanded by emergency services such as E911, network operators, location-aware services, as well as by consumers.
- Optimal for Portable Digital Assistants, Portable Media Players, and Portable Navigation Devices.

#### **FEATURES**

- Multi-constellation capability that simultaneously uses signals from four satellite constellations (GPS, GLONASS, QZSS and SBAS) to compute each position fix.
- Industry-breakthrough acquisition engine capability providing approximately 10× greater acquisition capability than the previous generation, resulting in unprecedented acquisition and re-acquisition performance in a variety of common user scenarios.
- Very low current consumption. As little as 8 mA average current in low power mode, which is made possible by a new and flexible internal signal processing architecture.
- The industry's smallest GNSS chip that features a low Bill of Materials (BOM) part count, which enables a very small PCB size of 16 mm<sup>2</sup>, including external filter and TCXO.
- Proven firmware package with multiple advanced features:
  - Multi-Constellation Assistance Data always maintains fresh multi-constellation assistance data thanks to Broadcom's Location Based Services (LBS) client/server solution.
  - Urban Navigation aided by sensors provides industry leading urban navigation performance, due to the seamless integration of data from inertial and absolute sensors in the position engine.
  - Pedestrian Indoor Navigation aided by sensors and WLAN — provides an industry unique indoor pedestrian navigation capability, integrating sensor data and WLAN scans in the BCM4752 position engine.



Figure 1: BCM4752 Top-Level Diagram

4752-DS103-R

#### **Revision History**

| Revision     | Date     | Change Description                                                                          |
|--------------|----------|---------------------------------------------------------------------------------------------|
| 4752-DS103-R | 09/26/12 | Updated:                                                                                    |
|              |          | <ul> <li>The cover page to include the FBGA package.</li> </ul>                             |
|              |          | • Figure 5: "BCM4752 Power Management Unit," on page 14.                                    |
|              |          | <ul> <li>Table 11: "BCM4752 Pinouts," on page 29.</li> </ul>                                |
|              |          | <ul> <li>Table 16: "DC Characteristics—Current," on page 37.</li> </ul>                     |
|              |          | • Figure 18: "BCM4752 WLBGA Ballout Array (Top View)," on page 33.                          |
|              |          | <ul> <li>Table 18: "Ordering Information," on page 42.</li> </ul>                           |
|              |          | Added:                                                                                      |
|              |          | • Figure 19: "BCM4752 FBGA Ballout Array (Top View)," on page 33.                           |
| 4752-DS102-R | 06/07/12 | Updated:                                                                                    |
|              |          | <ul><li>"Features" on page 8: added a bullet for the Power Management Unit (PMU).</li></ul> |
|              |          | <ul> <li>Figure 2: "BCM4752 Functional Block Diagram," on page 9.</li> </ul>                |
|              |          | <ul> <li>Section 6: "Pin-Outs and Signal Descriptions," on page 29.</li> </ul>              |
|              |          | <ul> <li>Table 13: "Absolute Maximum Ratings," on page 33.</li> </ul>                       |
|              |          | <ul> <li>Table 15: "BCM4752 I/O Digital Specifications," on page 35.</li> </ul>             |
|              |          | <ul> <li>Table 16: "DC Characteristics—Current," on page 36.</li> </ul>                     |
|              |          | <ul> <li>Table 17: "BSC Timing Specifications," on page 37.</li> </ul>                      |
|              |          | <ul> <li>Section 9: "Ordering Information," on page 40.</li> </ul>                          |
|              |          | Added:                                                                                      |
|              |          | • Figure 1: "BCM4752 Top-Level Diagram," on page 2.                                         |
|              |          | <ul> <li>Section 2: "Hardware Description," on page 10.</li> </ul>                          |
|              |          | • Section 3: "Power Management," on page 14.                                                |
|              |          | <ul> <li>Section 4: "Clocking and Frequency References," on page 18.</li> </ul>             |
|              |          | <ul> <li>Section 5: "Host Transport and Bus Interfaces," on page 24.</li> </ul>             |
|              |          | Removed:                                                                                    |
|              |          | "I/O States" on page 32.                                                                    |
| 4752-DS101-R | 12/05/11 | Initial release.                                                                            |

Broadcom Corporation 5300 California Avenue Irvine, CA 92617

© 2012 by Broadcom Corporation All rights reserved Printed in the U.S.A.

Broadcom®, the pulse logo, Connecting everything®, and the Connecting everything logo are among the trademarks of Broadcom Corporation and/or its affiliates in the United States, certain other countries and/or the EU. Any other trademarks or trade names mentioned are the property of their respective owners.

This data sheet (including, without limitation, the Broadcom component(s) identified herein) is not designed, intended, or certified for use in any military, nuclear, medical, mass transportation, aviation, navigations, pollution control, hazardous substances management, or other high-risk application. BROADCOM PROVIDES THIS DATA SHEET "AS-IS," WITHOUT WARRANTY OF ANY KIND. BROADCOM DISCLAIMS ALL WARRANTIES, EXPRESSED AND IMPLIED, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT.

BCM4752 Data Sheet Table of Contents

## **Table of Contents**

| About This Document                          | 7  |
|----------------------------------------------|----|
| Purpose and Audience                         | 7  |
| Acronyms and Abbreviations                   | 7  |
| Document Conventions                         | 7  |
| Technical Support                            | 7  |
| Section 1: Overview                          | 8  |
| Features                                     | 8  |
| Section 2: Hardware Description              | 10 |
| GNSS (GPS + GLONASS) Radio Architecture      | 10 |
| Low Noise Amplifier/Mixer                    | 10 |
| Frequency Synthesizer                        | 10 |
| A/D Converter                                | 10 |
| Analog and Digital Automatic Gain Control    | 11 |
| GNSS Baseband                                | 11 |
| Baseband Architecture                        | 11 |
| Baseband Functional Description              | 12 |
| Time Transfer Interface                      | 12 |
| Frequency Counter                            | 13 |
| Internal Microprocessor and Memory           | 13 |
| ROM, RAM, and Patch Memory                   | 13 |
| Reset                                        | 13 |
| Section 3: Power Management                  | 14 |
| Power Management Unit                        | 14 |
| Power Supplies                               | 15 |
| Power Modes                                  | 16 |
| Power-Up Sequence                            | 16 |
| Power Sequence Timing Parameters             | 17 |
| Section 4: Clocking and Frequency References | 18 |
| Overview                                     | 18 |
| TCXO Requirements                            | 19 |
| Calibration Procedures                       | 21 |
| Hardware Calibration                         | 21 |
| Software Calibration                         | 22 |

| 32 kHz Clock Interface                       | 23 |
|----------------------------------------------|----|
| SYNC Input/PPS output                        | 23 |
| Section 5: Host Transport and Bus Interfaces | 24 |
| Overview                                     | 24 |
| UART/BSC Pins                                | 24 |
| Transport Detection                          | 25 |
| UART Interface                               | 25 |
| Hardware Flow Control                        | 26 |
| Software Flow Control                        | 27 |
| BSC Slave Interface                          | 27 |
| BSC Emulated UART Data Register Reads        | 28 |
| BSC Emulated UART Data Register Writes       | 28 |
| Section 6: Pin-Outs and Signal Descriptions  | 29 |
| Ballout                                      | 33 |
| Section 7: Electrical Characteristics        | 34 |
| Absolute Maximum Ratings                     | 34 |
| Recommended Operating Conditions             | 35 |
| Digital I/O Specifications                   | 36 |
| Maximum Current Consumption                  | 37 |
| BSC Host Interface Specifications            | 38 |
| Section 8: Mechanical Specifications         | 40 |
| Section 9: Ordering Information              | 42 |
|                                              |    |

BCM4752 Data Sheet List of Figures

# **List of Figures**

| Figure 1: E | 3CM4752 Top-Level Diagram                            | 1   |
|-------------|------------------------------------------------------|-----|
| Figure 2: E | 3CM4752 Functional Block Diagram                     | 9   |
| Figure 3: F | Precision Time Transfer                              | .12 |
| Figure 4: F | requency Calibration Process                         | .13 |
| Figure 5: E | 3CM4752 Power Management Unit                        | .14 |
| Figure 6: E | 3CM4752 Power-Up Sequence                            | .16 |
| Figure 7: E | 3CM4752 Top-Level Clocking Diagram                   | .18 |
| Figure 8: 1 | TCXO Waveform                                        | .19 |
| Figure 9: L | ocal GPS TCXO with a Reference Clock for Calibration | .21 |
| Figure 10:  | GPS_CAL Input Waveform                               | .21 |
| Figure 11:  | Shared TCXO with Software Calibration                | .22 |
| Figure 12:  | 32 kHz Clock Input Waveform                          | .23 |
| Figure 13:  | BCM4752 Transport Detection                          | .25 |
| Figure 14:  | Receiver Flow Control                                | .26 |
| Figure 15:  | Transmitter Flow Control                             | .26 |
| Figure 16:  | BSC Emulated UART Data Register Reads                | .28 |
| Figure 17:  | BSC Emulated UART Data Register Writes               | .28 |
| Figure 18:  | BCM4752 WLBGA Ballout Array (Top View)               | .33 |
| Figure 19:  | BCM4752 FBGA Ballout Array (Top View)                | .33 |
| Figure 20:  | BSC Timing Diagram                                   | .39 |
| Figure 21:  | Outline Dimensions of the 30-Pin WLBGA Package       | .40 |
| Figure 22.  | Outling Dimensions of the 40-Din ERGA Package        | 11  |

BCM4752 Data Sheet List of Tables

## **List of Tables**

| able 1: BCM4752 Required Power Supply Inputs                         | 15 |
|----------------------------------------------------------------------|----|
| able 2: Regulator Output Characteristics                             | 15 |
| able 3: BCM4752 Power Modes                                          | 16 |
| able 4: Power Sequence Timing Parameters                             | 17 |
| able 5: GPS_TCXO Requirements                                        | 19 |
| able 6: Phase Noise Requirements for the BCM4752 Reference Frequency | 20 |
| able 7: GNSS Calibration Clock Requirements                          | 22 |
| able 8: External CLK32 Clock Requirements                            | 23 |
| able 9: UART/BSC Pins                                                | 24 |
| able 10: BCM4752 BSC Controller                                      | 27 |
| able 11: BCM4752 Pinouts                                             | 29 |
| able 12: Pull-Up/Pull-Down Values                                    | 33 |
| able 13: Absolute Maximum Ratings                                    | 34 |
| able 14: Recommended Operating Conditions                            | 35 |
| able 15: BCM4752 I/O Digital Specifications                          | 36 |
| able 16: DC Characteristics—Current                                  | 37 |
| able 17: BSC Timing Specifications                                   | 38 |
| able 18. Ordering Information                                        | 42 |

### **About This Document**

#### **Purpose and Audience**

This document provides details of the functional, operational, and electrical characteristics of the Broadcom® BCM4752. It is intended for hardware design, application, and OEM engineers.

#### **Acronyms and Abbreviations**

In most cases, acronyms and abbreviations are defined on first use.

For a comprehensive list of acronyms and other terms used in Broadcom documents, go to: http://www.broadcom.com/press/glossary.php.

#### **Document Conventions**

The following conventions may be used in this document:

| Convention | Description                                                                           |  |  |
|------------|---------------------------------------------------------------------------------------|--|--|
| <>         | Placeholders for required elements: enter your <username> or wl <command/></username> |  |  |
| []         | Indicates optional command-line parameters: wl [-1]                                   |  |  |
|            | Indicates bit and byte ranges (inclusive): [0:3] or [7:0]                             |  |  |

## **Technical Support**

Broadcom provides customer access to a wide range of information, including technical documentation, schematic diagrams, product bill of materials, PCB layout information, and software updates through its customer support portal (<a href="https://support.broadcom.com">https://support.broadcom.com</a>). For a CSP account, contact your Sales or Engineering support representative.

In addition, Broadcom provides other product support through its Downloads & Support site (<a href="http://www.broadcom.com/support/">http://www.broadcom.com/support/</a>).

BCM4752 Data Sheet Overview

#### **Section 1: Overview**

#### **Features**

The Broadcom BCM4752 is a monolithic, single-chip GPS and GLONASS receiver. The main features are listed below.

- Real-time, massively parallel correlator design
- Internal LNA; adjustable gain to support external LNA operation
- Supports industry aiding standards for AGPS applications, including GSM/UMTS (3GPP 44.031, 44.035 and 25.331).
- Excellent transmit blocker performance allowing for single filter on the external BOM
- Enhanced autonomous acquisition—multiday Long Term Orbit (LTO™) data accelerates the acquisition of satellite signals.
- Synchronization pulse input/output enables the BCM4752 to be synchronized to an external timing reference or to provide precise GNSS time to another device
- Support for Satellite-Based Augmentation Systems (WAAS, EGNOS, MSAS, GAGAN)
- GPS Location Library API includes protocol engines for control plane (RRLP, RRC) and user plane (SUPL) interfaces.
- Supports the Quasi Zenith Satellite System (QZSS).
- Autonomous, MS-based, MS-assisted, and Enhanced Autonomous GNSS operation
- · Optimized software partition with approximately 4 MIPS host load
- Timestamped GNSS data and a multisecond data buffer
- Noise figure is better than 3.5 dB across Process-Voltage-Temperature (PVT).
- Integrated Power Management Unit (PMU) simplifies power supply requirements.

BCM4752 Data Sheet Features



Figure 2: BCM4752 Functional Block Diagram

BCM4752 Data Sheet Hardware Description

## **Section 2: Hardware Description**

### **GNSS (GPS + GLONASS) Radio Architecture**

The integrated RF front end of the BCM4752 amplifies, down-converts, filters, and digitizes GPS and GLONASS signals into I and Q streams that are sent to the Baseband Core for additional processing.

The GNSS radio of the BCM4752 is based on a low Intermediate Frequency (IF) down-conversion in-phase/quadrature (IQ) architecture as shown in Figure 2 on page 9. There are parallel and identical paths for the I and the Q channels from the complex mixer to the digital baseband.

## Low Noise Amplifier/Mixer

The GNSS signal inputs to the BCM4752 are approximately –190 dBm/Hz for GPS and –188 dBm/Hz for GLONASS while thermal noise is –174 dBm/Hz. The GPS signal is roughly 1MHz wide and the total signal power for GPS is –130 dBm. The GLONASS signal is roughly 500 kHz wide and the total signal power for GLONASS is –131 dBm. Such low input signal power requires that the LNA have very low noise figure (NF).

The LNA amplifies the GPS and GLONASS signals, and the mixer uses the local oscillator to downconvert the 1575.42 MHz GPS and 1596–1607 MHz GLONASS signals to an intermediate frequency (IF). The input is single-ended and can easily be matched to a  $50\Omega$  source. The matching circuit should be adjusted on the final circuit board for optimum noise figure. To account for gain from an optional external LNA, the LNA/mixer gain is adjusted using configuration file settings. The output of the LNA and mixer is sent through the IF strip, which is composed of a series of high- and low-pass filters to provide jamming immunity and variable gain amplifier (VGA) stages to amplify the faint GNSS signals.

The GPS RFIN pin is DC-coupled internally and must be AC-coupled externally.

### **Frequency Synthesizer**

The BCM4752 uses a fractional-N phase-locked loop (PLL) frequency synthesizer to provide maximum flexibility in choosing a reference oscillator frequency. An external temperature-controlled crystal oscillator (TCXO) must be provided to serve as the frequency reference. The synthesizer drives a clock generator to provide the local oscillator for the mixer stage and all internal clocks required by the baseband processor.

## **A/D Converter**

An oversampled A/D converter generates digital IF samples. The A/D converter runs at approximately 79 MHz.

## **Analog and Digital Automatic Gain Control**

For coarse gain adjustment, the analog automatic gain control (AGC) loop optimizes the amplitude of the IF signal into the A/D converter. To accomplish this, the analog AGC digitally measures the power out of the A/D converter and optimally adjusts the analog VGAs. The digital AGC measures the power of the digitized IF and makes fine adjustments to the gain to further optimize the signal power and ensures uniform noise variance for baseband processing.

#### **GNSS Baseband**

The BCM4752 baseband processor performs GNSS pseudo-range measurements, Doppler measurements, navigation data bit decoding, carrier phase tracking, and proprietary signal processing tasks that optimize the detection of very low power GNSS signals.

Broadcom provides host software that works in conjunction with the baseband processor to acquire and track satellites, to perform satellite navigation calculations and to manage the satellite selection process. All of the low-level, satellite-specific signal processing occurs within the BCM4752.

The BCM4752 baseband processor uses an advanced search engine that processes the entire GNSS signal delay-space in one step. The correlation peak is detected and analyzed directly, enabling positions to be computed in a fraction of the time required by conventional GPS receivers. The phase and Doppler are transferred to the advanced tracking engine for pseudo-range measurements.

## **Baseband Architecture**

The BCM4752 baseband is composed of two primary blocks. The GNSS Core block performs signal processing tasks. The Low Power (LP) block is used to maintain time-keeping. Most of the circuitry is contained in the GNSS Core block, including some digital RF circuitry. The RF/Synthesizer, and GNSS Core blocks are powered by separate regulators, allowing the Core and RF/Synthesizer blocks to be powered up or down as needed. The digital I/Os and the Low Power domain are powered by VDD\_IO, which must be regulated externally and should match the I/O voltage used by the host interface.

## **Baseband Functional Description**

The GNSS baseband section includes all the real-time signal processing needed to accomplish the tasks of signal detection, signal measurement, and navigation data decoding. The BCM4752 uses a proprietary architecture that segments GNSS processing into a hardware/software measurement engine and a software positioning engine. A key aspect of the interface is that the host software does not interact with the GNSS chip for any real-time signal processing operations. Thus, the system can deliver full performance operation without imposing latency requirements on the software running in the host.

The GNSS baseband section outputs measurement data at 1 Hz; this can be varied under software control to conserve power. The host software processes the measurements, outputs a navigation solution, and sends any necessary commands to the chip, after which the host platform can enter a sleep state or perform other tasks. The BCM4752 command and response FIFOs can hold several seconds of data, which allows the host software to process several seconds of measurements at once. This compensates for situations when the host software is busy with another task.

Unlike other firmware-based architectures, in the BCM4752 the carrier tracking loops, navigation data decoding, bit synchronization, and other algorithms are performed in a hardware-based correlation coprocessor, enabling a powerful and extremely power-efficient implementation. Parameters for coprocessor algorithms can be configured to ensure flexibility.

#### **Time Transfer Interface**

The Time Transfer Interface block is used in systems that are synchronized to an external source of GPS time. In such designs, a precise synchronization signal (SYNC) is input to the chip and a counter measures the time offset between the external time-source clock and the BCM4752 internal clock. The offset is measured with an accuracy of better than 500 ns and is then used by the navigation control software to establish a precise relationship between the internal clocks and the external clock. Figure 3 illustrates the time transfer process. The BCM4752 can also be configured to output a timing pulse (PPS) on the same pin. This software-enabled feature generates pulses synchronized with GPS time.



Figure 3: Precision Time Transfer

BCM4752 Data Sheet Frequency Counter

### **Frequency Counter**

The frequency counter provides a means for measuring the reference clock frequency relative to a separate external reference. Figure 4 illustrates the frequency calibration process. Typical frequency measurement accuracy with respect to the reference clock is 10 parts per billion (ppb).



**Figure 4: Frequency Calibration Process** 

## **Internal Microprocessor and Memory**

The internal microprocessor runs all GNSS tasks with minimal latency. It is paired with a memory unit for program storage and ROM. Software patches may be applied to the ROM-based firmware to provide flexibility for bug fixes or for adding features. These patches can be downloaded from the host to the BCM4752 through the host interface.

### ROM, RAM, and Patch Memory

The BCM4752 has 92 KB of instruction ROM that is used for the lower layer protocol stack, test mode software, and boot ROM. To support firmware updates, the BCM4752 has 96 KB of patch RAM that allows code changes to be inserted for the purpose of fixing bugs and adding features to ROM memory. The BCM4752 has 48 KB of internal RAM that is used as general purpose scratch-pad memory.

#### Reset

Separate power-on reset (POR) signals are provided for the Core Logic domain and the Low Power domain. This allows the logic in the LP domain to keep time while the core logic is forced into a reset state during Deep-Sleep mode. The NSTANDBY signal can be used to force a reset to the entire chip, excluding the LP domain, by cycling the CORE\_LDO regulator.

BCM4752 Data Sheet Power Management

## **Section 3: Power Management**

### **Power Management Unit**

The BCM4752 has three on-chip power domains: I/O and low-power (VDD\_IO), digital baseband core processing (VDD\_CORE), and, finally, the analog radio (VDD\_GPS\_LNA and VDD\_GPS\_IF). The BCM4752 also has an auxiliary low-dropout regulator (AUX\_LDO) which can supply regulated 1.8V power for the external TCXO and optionally an external LNA.

The PMU contains three low-dropout regulators: CORE\_LDO for the digital baseband core, GRF\_LDO for the analog radio and frequency synthesizer, and AUX\_LDO for the TCXO and optional external LNA. The VDD\_3P3\_IN pin supplies current to the core and analog radio regulators, while the VDD\_AUX\_IN pin supplies current to the AUX\_LDO. Using separate inputs allows the power consumption to the core and RF to be minimized while still meeting the higher input voltage required for the 1.8V AUX\_LDO regulator.



Figure 5: BCM4752 Power Management Unit

VDD\_IO requires externally regulated power and provides power to the I/O cells and to the Low Power domain. External digital interfaces for the BCM4752 to the host CPU are referenced to VDD\_IO. Power should always be applied to VDD\_IO in order to retain nonvolatile configuration and timing data while the rest of the chip is powered down. The Low Power domain is designed for minimal power consumption to avoid unnecessary battery drain while in Standby mode. All three regulators turn on when the NSTANDBY pin is deasserted to power up the chip.

BCM4752 Data Sheet Power Supplies

The NSTANDBY pin is used to power up the chip by enabling all three regulators. The CLK\_REQ pin provides an additional way to turn on the AUX\_LDO regulator. CLK\_REQ is an active high input and is ORed with the NSTANDBY-controlled signal to enable the AUX\_LDO. This allows a TCXO powered by the AUX\_LDO to be shared with another subsystem without powering up the BCM4752.

## **Power Supplies**

Table 1 defines the specifications for BCM4752 power supplies.



**Note:** Power supplies can be activated in any order.

Table 1: BCM4752 Required Power Supply Inputs

|                               |         | Specificatio | n       |       |
|-------------------------------|---------|--------------|---------|-------|
| Required Parameter            | Minimum | Nominal      | Maximum | Units |
| Regulated supply (VDD_3P3_IN) | 1.62    | 1.8          | 3.63    | V     |
| I/O voltage (VDD_IO)          | 1.65    | 1.8          | 3.63    | V     |
| Aux supply (VDD_AUX_IN)       | 2.3     | _            | 5.5     | V     |

Table 2 defines output characteristics for the CoreLDO, GRFLDO, and AuxLDO regulators.

**Table 2: Regulator Output Characteristics** 

| Regulator | Minimum | Maximum | Rated Current |
|-----------|---------|---------|---------------|
| CoreLDO   | 1.06V   | 1.18V   | 100 mA        |
| GRFLDO    | 1.16V   | 1.28V   | 25 mA         |
| AuxLDO    | 1.71V   | 1.89V   | 12 mA         |

A 1–2.2  $\mu F$  capacitor is required at the output of each regulator. Ceramic capacitors with ESR of 0.005–0.3  $\Omega$  are required.

Input and output capacitors should be placed as close as possible to the associated pins to minimize trace inductance. The regulator output trace width should be at least 10 mils, and the trace length to the output capacitor should be less than 130 mils.

BCM4752 Data Sheet Power Modes

#### **Power Modes**

The BCM4752 has two externally controlled power modes: Active and Standby. In Active mode, all three regulators are powered up and the GPS Location Library (GLL) software performs GPS signal processing. In Standby mode, everything but the Low-Power domain and the I/O cells are powered down, and the LPO\_IN clock is used to maintain time. Table 3 shows the state of the regulators as a function of the operating mode of the BCM4752.

| Mode    | VDD_IO  | CoreLDO | GRFLDO | AuxLDO                    |
|---------|---------|---------|--------|---------------------------|
| Active  | Applied | ON      | ON     | ON                        |
| Standby | Applied | OFF     | OFF    | OFF or enabled by CLK_REQ |

Table 3: BCM4752 Power Modes

During VDD\_IO power-up there is a VDD\_IO-Only POR which is used to reset the Low Power domain to a known initial state. Power-up behavior is described in "Power-Up Sequence" below.

## **Power-Up Sequence**

NSTANDBY is the main enable/power-up signal for the BCM4752. When NSTANDBY transitions from low to high, the BCM4752 is powered and the CORE\_LDO, GRF\_LDO, and AUX\_LDO regulators are turned on. NSTANDBY should not be asserted until VDD\_IO is on and CLK32 is running and stable. There is a safeguard delay after the AUX\_LDO is enabled to ensure the TCXO is stable. A transition from high to low on NSTANDBY causes the BCM4752 to enter Standby mode with CORE\_LDO, GRF\_LDO, and AUX\_LDO turned off. In Standby mode, time-keeping logic powered by VDD\_IO uses the CLK32 clock to keep track of elapsed time.

The diagram below shows a first power-up when VDD\_IO is initially ramped up. NSTANDBY (active low) is asserted until CLK32 is stable. Subsequently, NSTANDBY is deasserted to turn on the CORE\_LDO, GRF\_LDO, and AUX LDO on-chip regulators.



Figure 6: BCM4752 Power-Up Sequence



Note: The TCXO is powered by AUX\_LDO; CLK32 is ON whenever VDD\_IO is ON.

## **Power Sequence Timing Parameters**

Power sequence timing parameters for the BCM4752 are defined in Table 4.

**Table 4: Power Sequence Timing Parameters** 

| Parameter               | Description                                                                                                                                                                                | Min.  | Тур. | Max. | Unit            |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|------|-----------------|
| T <sub>VDD_IO</sub>     | VDD_IO power-up delay, starting from VDD_IO threshold of 0.7V. VDD_IO must settle within the recommended range by the end of this time-frame. The entire chip is in reset during this time | 35    | 36   | 37   | ms              |
| T <sub>0</sub>          | Time from CLK32 stable to NSTANDBY negated                                                                                                                                                 | 2     | -    | -    | CLK32<br>period |
| T <sub>1</sub>          | Duration of NSTANDBY assertion/negation.                                                                                                                                                   | 3     | -    | -    | CLK32<br>period |
| T <sub>LDO_ON</sub>     | CORE_LDO/GRF_LDO/AUX_LDO ramp-up time                                                                                                                                                      | _     | 12   | 16   | ms              |
| T <sub>2</sub>          | NSTANDBY to regulator on time                                                                                                                                                              | -     | 13   | 17   | ms              |
| T <sub>TCXO</sub>       | TCXO delay from AUX_LDO on time                                                                                                                                                            | _     | _    | 12   | ms              |
| T <sub>3</sub>          | Internal boot time                                                                                                                                                                         | _     | -    | TBD  | ms              |
| T <sub>ACTIVE</sub>     | NSTANDBY negated to Device Active                                                                                                                                                          | 32 ms | + T3 |      | ms              |
| T <sub>COLD_START</sub> | VDD_IO on to Device Active                                                                                                                                                                 | 75 ms | + T3 |      | ms              |

## **Section 4: Clocking and Frequency References**

#### **Overview**

The BCM4752 uses a fractional-N synthesizer to generate all internal clocks based on the TCXO reference input clock. This enables the BCM4752 to operate from any of a multitude of frequencies ranging from 10–52 MHz. The synthesizer parameters are programmed by the software based on the supplied TCXO frequency.

In order for the system to boot up, an external 32.768 kHz clock must be connected to the CLK32 input.

Figure 7 shows the top-level diagram of the clocking configuration of the BCM4752, including the names of the relevant pins.



Figure 7: BCM4752 Top-Level Clocking Diagram

The main pins for the clocking subsystem are as follows:

- GPS TCXO AC coupled input from the TCXO.
- CAL\_REQ Output to enable a buffer for the GPS\_CAL signal from the host system. This is an optional signal; GPS\_CAL may also be controlled by software.
- GPS\_CAL Calibration clock input used to calibrate the TCXO.
- CLK32 Input for the external 32 kHz clock coming from the host. This signal is used for time keeping
  while the BCM4752 is in the standby mode, as well as to control the startup timing during the transition to
  active mode.

BCM4752 Data Sheet TCXO Requirements

The clocking subsystem in the BCM4752 supports different clocking configurations. The main supported configurations include:

- Local GPS TCXO Hardware calibration against the calibration clock frequency.
- Shared TCXO with the host, software calibration The frequency offset is provided as a parameter in the clock calibration request call by the host. The impedance seen by the TCXO must be stable; the buffers connected to the TCXO must not change the load seen by the TCXO output. Most buffers have input impedances that vary depending on whether the buffer is active or powered down. Broadcom engineers recommend that any buffer connected to the GPS TCXO not change state (active to or from powered down) while the GPS processing is active.

## **TCXO Requirements**

A stable, low-noise reference oscillator is vital to a GNSS receiver. Figure 8 shows the waveform for the TCXO signal and Table 5 defines required characteristics. The phase noise requirements for the TCXO are given in Table 6. In addition, to avoid GNSS interference issues, frequencies that have harmonics which land within 3 MHz of the GPS L1 center frequency at 1575.42 MHz, or in the GLONASS band of 1597–1607 MHz, should be avoided. The GPS\_TCXO input is AC-coupled, so it should be connected directly to the TCXO output.



Figure 8: TCXO Waveform

| rubic 3. di 3 rexo neganicinenta | Table 5: | GPS | TCXO | Requirements | S |
|----------------------------------|----------|-----|------|--------------|---|
|----------------------------------|----------|-----|------|--------------|---|

| Parameter                                             | Value                              | Units  |
|-------------------------------------------------------|------------------------------------|--------|
| Supported frequency range                             | 10–52                              | MHz    |
| Signal type                                           | Sine, square, or clipped sine wave | _      |
| Amplitude (Ain)                                       | 400–2000                           | mVp-p  |
| Minimum voltage                                       | -0.3                               | V      |
| Maximum voltage                                       | 3.63                               | V      |
| Input impedance                                       | 100 (AC-coupled)                   | kΩ     |
| Performance Requirements                              |                                    |        |
| Frequency tolerance (initial accuracy)                | ±2                                 | ppm    |
| Frequency stability over temperature (–30°C to +85°C) | ±0.5                               | ppm    |
| Frequency slope (–30°C to 85°C)                       | ±0.1                               | ppm/°C |

BCM4752 Data Sheet TCXO Requirements

Table 5: GPS\_TCXO Requirements (Cont.)

| Parameter                        | Value | Units      |
|----------------------------------|-------|------------|
| Short-term Stability             |       |            |
| First 10 sec after start-up      | ±40   | ppb/10 sec |
| After 10 sec                     | ±10   | ppb/10 sec |
| AC duty cycle                    | 40–60 | %          |
| Aging characteristics (per year) | ±1    | ppm        |

Table 6: Phase Noise Requirements for the BCM4752 Reference Frequency

|                     | SSB Noise (dBc/Hz) |        |             |  |  |
|---------------------|--------------------|--------|-------------|--|--|
| Offset from Carrier | 10 MHz             | 26 MHz | 52 MHz      |  |  |
| 10 Hz               | -88                | -80    | <b>-</b> 74 |  |  |
| 100 Hz              | -113               | -105   | <b>-</b> 99 |  |  |
| 1 kHz               | -138               | -130   | -124        |  |  |
| 10 kHz              | -148               | -140   | -134        |  |  |
| 100 kHz             | <b>-</b> 153       | -145   | -141        |  |  |
| 1 MHz               | <b>-</b> 153       | -145   | -141        |  |  |

BCM4752 Data Sheet Calibration Procedures

#### **Calibration Procedures**

The initial frequency configuration process provides a coarse reference frequency that is suitable for autonomous operation. A faster time-to-first-fix (TTFF) can be achieved by performing a calibration based on an additional precise clock signal.

#### **Hardware Calibration**

Hardware calibration means the TCXO frequency is calibrated against a known calibration signal coming from the platform into the GPS\_CAL pin. In the BCM4752, GPS\_CAL is connected to a counter that accumulates the cycles elapsed during the calibration interval. The TCXO is then calibrated using the known frequency value.

Figure 9 shows a block diagram of a typical implementation in which a local TCXO is used as the reference clock, and an external digital clock from the host is used for calibration. The signal driving GPS\_CAL (see Figure 10 on page 21) must meet the digital input requirements in Section 7: "Electrical Characteristics," on page 34. The AC requirements are given Table 7 on page 22.



Figure 9: Local GPS TCXO with a Reference Clock for Calibration



Figure 10: GPS\_CAL Input Waveform

BCM4752 Data Sheet Calibration Procedures

| Parameter                                   |           | Minimum | Maximum | Units |
|---------------------------------------------|-----------|---------|---------|-------|
| Frequency                                   |           | 10      | 52      | MHz   |
| T <sub>GPS_CAL</sub>                        | Period    | 19.2    | 100     | ns    |
| T <sub>High</sub>                           | High time | 7       | _       | ns    |
| T <sub>Low</sub>                            | Low time  | 7       | _       | ns    |
| Frequency accuracy (at time of calibration) |           | _       | ±100    | ppb   |

**Table 7: GNSS Calibration Clock Requirements** 

#### **Software Calibration**

Software calibration is typically used when the GPS subsystem shares the platform TCXO with the cellular host. GPS performance is closely related to the quality of the TCXO, so it is important that a TCXO of good quality is used. It is also important that the clock signal fed to the TXCO pin on the BCM4752 is free of abrupt AFC adjustments that can cause discontinuities in the frequency and phase of the clock signals. Such discontinuities affect the ability of the GPS receiver to decode navigation data from the GPS signals that use BPSK modulation.

Figure 11 shows a typical implementation of the software calibration configuration.



Figure 11: Shared TCXO with Software Calibration

In this mode, the TCXO is free-running, so it is not subject to AFC changes. The host, however, may have knowledge of the frequency offset of its TCXO with respect to a cellular base station. The TCXO offset can be provided to the BCM4752 through a software command. This mode saves the dedicated TCXO for the GPS subsystem, so it is very advantageous from a material cost point of view.

BCM4752 Data Sheet 32 kHz Clock Interface

### 32 kHz Clock Interface

An external 32.768 kHz digital clock must be applied to the CLK32 pin of the BCM4752 at all times. This clock is used to keep track of elapsed time while Standby mode is in effect, and is used to establish the startup timing during the transition to Active mode. Figure 12 and Table 8 show the requirements for CLK32 clock. CLK32 signal levels must meet the digital I/O requirements (see page 36).



Figure 12: 32 kHz Clock Input Waveform

Table 8: External CLK32 Clock Requirements

| Parameter                     | Value       | Units |  |
|-------------------------------|-------------|-------|--|
| Nominal input frequency       | 32.768      | kHz   |  |
| Signal type                   | Square wave | -     |  |
| Frequency tolerance           | ±100        | ppm   |  |
| High time T <sub>CLK32H</sub> | 100 minimum | ns    |  |

## **SYNC Input/PPS output**

The SYNC input or pulse-per-second (PPS) output can be used to transfer precise time between the BCM4752 and an external system. A transition on the SYNC input will cause a precise time stamp to be captured inside the BCM4752 when instructed to do so by the GLL software. Alternatively, the PPS output can be instructed to output a timing pulse precisely aligned with GPS time. The polarity is programmable and the signal must meet the Digital I/O requirements.

## **Section 5: Host Transport and Bus Interfaces**

#### **Overview**

The BCM4752 host interface can operate in either of two different modes: UART or Broadcom Serial Control (BSC) slave. The BSC slave is compatible with version 2.1 of the I<sup>2</sup>C two-wire bus. The two interfaces are multiplexed onto the same four interface pins, and the interface selection is performed automatically by observing the activity the UART\_RX/SDA and UART\_TX/SCL pins during the first transmission from the host CPU after the BCM4752 is powered up.

## **UART/BSC Pins**

Table 9 defines the states of the UART/BSC pins under different transport conditions.

Table 9: UART/BSC Pins

| Pin                    | Boot State<br>(No Transport Selected)                                                                                     | BSC Transport Selected                                          | UART Transport Selected                                                            |  |
|------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------|--|
| UART_NRTS,<br>HOST_REQ | Tristated with internal pull-<br>down enabled. This means that                                                            |                                                                 | Defaults to tristated GPIO with internal pull-down.                                |  |
|                        | nRTS is driven "ready for receiving" and a host using hardware flow control will be able to transmit data to the BCM4752. | Software will configure this to be used as the HOST_REQ output. | Software can configure this pin to output the UART RTS hardware handshake signal.  |  |
| UART_NCTS,<br>ANT_SEL  | Tristated with internal pull-<br>down to prevent the input from                                                           |                                                                 | Defaults to tristated GPIO with internal pull-down.                                |  |
|                        | floating.                                                                                                                 |                                                                 | Software can configure this pin to receive the UART CTS hardware handshake signal. |  |
| UART_RX,<br>SDA        | Tristated with internal pull-up.                                                                                          | Bi-directional data signal for the BSC interface.               | Sent as input to BCM4752<br>UART.                                                  |  |
| UART_TX,<br>SCL        | Tristated with internal pull-up to prevent floating TX.                                                                   | Clock input for the BSC interface                               | Output driven by BCM4752<br>UART.                                                  |  |

BCM4752 Data Sheet Transport Detection

### **Transport Detection**

After power-up initialization, the BCM4752 will wait until the first data transmission from the host CPU before any processing can begin. By observing the activity on the UART\_RX/SDA and UART\_TX/SCL pins, it will automatically determine whether UART or BSC is in use, as shown in Figure 2.



Figure 13: BCM4752 Transport Detection

If the UART interface is selected, an automatic baud rate detection process will begin immediately. The UART baud rate generator will match the baud rate observed during a special autobaud sequence transmitted by the host software.

If the BSC interface is used, the first attempt at communication will not be acknowledged by the BCM4752, and will be lost. This first packet will trigger the transport detection and the BSC slave will be connected. Subsequent BSC packets can then be used to configure the BSC interface.

## **UART Interface**

The BCM4752 uses a standard 4-wire UART with optional hardware or software flow control. Any baud rate from 38,400 up to a maximum determined by the TCXO frequency can be used. The maximum baud rate is calculated as:

$$Max \ Baud \ Rate = \frac{F_{TCXO}}{16.25}$$

BCM4752 Data Sheet UART Interface

For a 26 MHz TCXO, the maximum is 1.6 Mbps.

The UART data format is fixed at 8 data bits, no parity, and 1 stop bit (8N1).

Flow control is required for reliable UART communications. The BCM4752 can be configured for either hardware or software flow control.

#### **Hardware Flow Control**

Hardware flow control is enabled by connecting the UART\_nRTS and UART\_nCTS signals to the host UART. When the BCM4752 is ready to receive data, the UART\_nRTS (ready for receiving) pin will be asserted low. The external host may send data to the BCM4752 whenever UART\_nRTS is asserted. When the BCM4752 cannot keep up with the incoming data, the UART\_nRTS pin will be deasserted by raising it to the high state. The external host is allowed to send up to 16 additional bytes after NRTS is negated. This is allowed because the external host may not recognize the negation of NRTS immediately and may have queued up to 16 bytes in its transmitter FIFO. When the UART\_nRTS pin is reasserted, the host may resume sending data.



Figure 14: Receiver Flow Control

When the BCM4752 has a character ready to send, the transmitter state machine checks the state of the UART\_nCTS pin. If UART\_nCTS is asserted low by the external host, then the BCM4752 transmitter will send out the character. If UART\_nCTS is not asserted, then the BCM4752 will wait until it is asserted. If UART\_nCTS is deasserted in the middle of a character transmission, then the transmitter will complete the transmission of that character before idling. Depending upon the timing of NCTS versus the BCM4752 internal clocks, one additional character may be transmitted after UART\_nCTS is asserted. As long as UART\_nCTS is deasserted before the middle of the STOP bit, then no additional characters will be transmitted.



Figure 15: Transmitter Flow Control

BCM4752 Data Sheet BSC Slave Interface

#### **Software Flow Control**

Software flow control can be used when the hardware flow control signals are not available. In this mode, flow control characters are embedded into the data stream to stop the flow of data when the receiver is unable to keep up. The transmitter and receiver work together to manage the flow of data.

When the receiver receives a valid byte matching the XOFF code it disables the transmitter just like the deassertion of UART\_nCTS would disable the transmitter. When the receiver receives a valid byte matching the XON code it enables the transmitter, just like the assertion of UART\_nCTS would enable the transmitter. The receiver strips XON/XOFF bytes from the data stream, so they do not enter the receive FIFO. The GLL software will encode any XON or XOFF bytes that appear in the actual data so that they will never appear in the transmitted data.

When the receiver FIFO level changes from 1 byte to 2 bytes, the transmitter will transmit an XOFF byte. When the receiver FIFO level changes from 1 byte to 0 bytes the transmitter will transmit an XON byte. The transmitter will send outgoing XON/XOFF bytes for the purposes of flow control even if it has been disabled by the reception of an XOFF byte.

## **BSC Slave Interface**

BSC is a 2-wire serial interface that allows several devices to reside and communicate on the same bus, in conformance with version 2.1 of the I<sup>2</sup>C bus specification. The BCM4752 has a BSC slave controller that can be used for host communication instead of the UART interface. Table 10 describes the BSC controller in the BCM4752.

I2C-Compatible InterfaceSupported ModeSupported Data RatesSupported AddressingBSCSlaveStandard—100 kbps10-bit (default), and 7-bitFast—400 kbps

Table 10: BCM4752 BSC Controller

The two signals required by the BSC interface, SDA and SCL, are multiplexed with the UART\_RX and UART\_TX signals. One additional signal, HOST\_REQ, is provided to enable the BSC slave to signal to the BSC master that it has data ready to be transferred, and that the master should initiate a read transfer. HOST\_REQ is multiplexed with the UART\_NRTS signal.

The BSC interface in the BCM4752 supports a clock rate of up to 400 kHz. The default BSC slave address after a reset is 10-bit address 0x1FA. This may be changed to an alternate 10-bit address or to a 7-bit address with a configuration message. External pull-ups are required in the system for the slave interface to operate with a master controller.

The BSC slave interface is designed to look similar to a UART to the host software, so it is referred to it as an emulated UART. Thus only two types of transfers are necessary:

- Reads from the emulated UART data register (includes transmit count)
- Writes to the emulated UART data register

BCM4752 Data Sheet BSC Slave Interface

The BSC slave interface does not need to know about anything other than the two operations listed above. Higher level transactions are managed by the firmware running on the embedded CPU. The two supported transfer types are shown in Figure 16 and Figure 17. For the sake of simplicity, all transfers are shown with 7-bit BSC addressing. Please see the NXP® I<sup>2</sup>C Specification for information about 10-bit addressing.

#### **BSC Emulated UART Data Register Reads**

If the BSC master reads more bytes than the BCM4752 slave has available (what was returned in the byte count), then the slave will return zeroes for those bytes, and the host software will be able to discard those bytes. This allows the transfer size to be set before the byte count has been received, and may help improve efficiency.

The HOST\_REQ pin should be used to indicate to the host when transmit data is available. A high output from HOST\_REQ indicates that the transmit FIFO is not empty, and a low output indicates that the transmit FIFO is empty.



Figure 16: BSC Emulated UART Data Register Reads

#### **BSC Emulated UART Data Register Writes**

If the BSC master attempts to write more bytes than the BSC slave can accept, then the slave will NACK (negative acknowledgement) the bytes that it cannot accept. The BSC master should stop transmission after a NACK is received, and attempt to re-send the data starting with the byte that was NACKed. Although the receive FIFO is only 18 bytes deep, it is backed by a DMA engine, so it is not expected that the slave will ever NACK a byte. Nevertheless, since this is theoretically possible (for example, embedded firmware could disable RX DMA, or fall behind processing the DMA buffers) the NACK is included for completeness.



Figure 17: BSC Emulated UART Data Register Writes

# **Section 6: Pin-Outs and Signal Descriptions**

Table 11 defines pin-outs and signals for the BCM4752. The Type column contains one or more of the following entries:

- I = Input signal
- **O** = Output signal
- I/O = Input/Output signal
- **G** = Ground

- **P** = Power
- PD = Pull-down
- **PU** = Pull-up
- PMUPD = PMU pull-down

Table 11: BCM4752 Pinouts

| Pin      |         | _            |                               |      | Standby<br>State and<br>Pull |              |                                                                      |
|----------|---------|--------------|-------------------------------|------|------------------------------|--------------|----------------------------------------------------------------------|
| WLBGA    | FBGA    | Name         | Description                   | Туре | Resistor                     | Active Level | Comment                                                              |
| Reset a  | nd Test | Mode Pins    |                               |      |                              |              |                                                                      |
| C5       | C1      | TM0          | Test mode                     | I    | Hi-Z/PD                      | High         | Connect to GND.                                                      |
| _        | D7      | NRESET       | Reset                         | I    | Hi-Z/PU                      | Low          | Reset pin has an internal pull-up resistor. Leave this pin floating. |
| Clocking | g and B | lanking Pins |                               |      |                              |              |                                                                      |
| A5       | A1      | GPS_CAL      | Calibration clock             | I    | Hi-Z/PD                      | _            | _                                                                    |
| E4       | G3      | GPS_TCXO     | TCXO input                    | I    | _                            | _            | Analog input                                                         |
| A6       | A2      | CLK32        | 32768 Hz<br>timekeeping input | 1    | Hi-Z                         | -            | -                                                                    |
| B5       | B1      | SYNC         | Timestamp signal              | I    | Hi-Z/PD                      | Programmable | -                                                                    |
|          |         | PPS          | Pulse-per-second output       | 0    | Hi-Z/PD                      | Programmable |                                                                      |
| A3       | A4      | IFVALID      | Transmit blanking signal.     | 1    | Hi-Z/PD                      | Programmable | -                                                                    |

Table 11: BCM4752 Pinouts (Cont.)

| Pin    |          | _                      |                            |      | Standby<br>State and |              |                                                                                                                              |
|--------|----------|------------------------|----------------------------|------|----------------------|--------------|------------------------------------------------------------------------------------------------------------------------------|
| WLBGA  | FBGA     | Name                   | Description                | Туре | Pull<br>Resistor     | Active Level | Comment                                                                                                                      |
| Commu  | ınicatio | n Pins                 |                            |      |                      |              |                                                                                                                              |
| A1     | A7       | SDA                    | BSC data                   | 1/0  | Hi-Z/PU              | High         | Host BSC transport serial data                                                                                               |
|        |          | UART_RXD               | UART receive               | I    | Hi-Z/PU              | High         | Host UART transport data receive                                                                                             |
| A2     | A5       | SCL                    | BSC clock                  | I    | Hi-Z/PU              | High         | Host BSC transport serial clock                                                                                              |
|        |          | UART_TXD               | UART transmit              | 1/0  | Hi-Z/PU              | High         | Host UART transport data transmit. This pin is an input until UART transport detection completes, then it becomes an output. |
| B1     | В6       | UART_NRTS <sup>a</sup> | UART ready for receiving   | 0    | Hi-Z/PD              | Low          | Used when UART is active.                                                                                                    |
|        |          | HOST_REQ               | Host request               | 0    | Hi-Z/PD              | High         | Used when BSC is active.                                                                                                     |
| B2     | A6       | UART_nCTS <sup>a</sup> | UART clear to send         | I    | Hi-Z/PD              | Low          | Used when UART is active.                                                                                                    |
|        |          | ANT_SEL                | Antenna select             | 0    | Hi-Z/PD              | -            | Optional signal. Can be used to select between two antennas.                                                                 |
| B6     | B2       | LNA_EN                 | LNA enable                 | 0    | Hi-Z/PD              | High         | External LNA enable.                                                                                                         |
|        |          | CAL_REQ                | Calibration signal request | 0    | Hi-Z/PD              | High         | Optional signal. Can be used to enable a calibration clock buffer.                                                           |
| RF and | Analog   | Pins                   |                            |      |                      |              |                                                                                                                              |
| D6     | F1       | GPS_RFIN               | RF input                   | I    | _                    | _            | DC-coupled analog input                                                                                                      |
| D4     | E3       | GPS_TEST_OUT           | RF test output             | 0    | _                    | _            | _                                                                                                                            |

Table 11: BCM4752 Pinouts (Cont.)

| Pin    |                         | _           |                              |      | Standby<br>State and |                                  |                                           |
|--------|-------------------------|-------------|------------------------------|------|----------------------|----------------------------------|-------------------------------------------|
| WLBGA  | <i>FBGA</i>             | Name        | Description                  | Туре | Pull<br>Resistor     | Active Level                     | Comment                                   |
| Power  | Manage                  | ement Pins  |                              |      |                      |                                  |                                           |
| В3     | B5                      | NSTANDBY    | Standby/power-on signal      | I    | Hi-Z                 | Low = Standby<br>High = Power on | -                                         |
| E1     | G7                      | VDD_3P3_IN  | Input to internal regulators | I, P | _                    | -                                | 1.65-3.6V                                 |
| E3     | F4                      | VDD_AUX_IN  | Aux LDO input                | I, P | -                    | -                                | LDO to power TCXO or external LNA or both |
| D3     | G4                      | VDD1P8_AUX  | Aux LDO output               | O, P | -                    | -                                | Requires<br>1–2.2 μF output<br>capacitor. |
| D1     | G6                      | VDD1P1_CORE | Output of core<br>LDO        | O, P | -                    | -                                | Requires<br>1–2.2 μF output<br>capacitor. |
| E2     | G5                      | VDD1P2_GRF  | Output of RF LDO             | O, P | -                    | _                                | Requires<br>1–2.2 μF output<br>capacitor. |
| D2     | F5                      | VSS_PMU     | PMU ground                   | G    | _                    | _                                | -                                         |
| C2     | F6                      | REF_CAP     | Reference filter capacitor   | -    | -                    | -                                | Connect a 10 nF capacitor to GND          |
| E5     | E2                      | VDD_GPS_IF  | IF supply                    | I, P | _                    | _                                | _                                         |
| C6     | E1                      | VSS_GPS_IF  | IF ground                    | G    | _                    | _                                | _                                         |
| E6     | F2                      | VDD_GPS_LNA | LNA supply                   | I, P | _                    | _                                | _                                         |
| D5     | G1                      | VSS_GPS_LNA | LNA ground                   | G    | _                    | _                                | _                                         |
| _      | F3                      | VDD_GPS_PLL | _                            | _    | _                    | _                                | _                                         |
| _      | G2                      | VSS_GPS_PLL | _                            | _    | _                    | _                                | _                                         |
| C1     | C4,<br>E7               | VDD_CORE    | Core supply                  | I, P | _                    | -                                | -                                         |
| B4, C4 | D5,<br>D6,<br>E4,<br>E5 | VSS_CORE    | Core ground                  | G    | _                    | _                                | _                                         |
| A4     | D4,<br>E6               | VDD_IO      | I/O supply                   | I, P | -                    | -                                | -                                         |
| C3     | F7                      | CLK_REQ     | External AUX LDO enable      | I    | Hi-Z/<br>PMUPD       | High                             | -                                         |
|        |                         |             |                              |      |                      |                                  |                                           |

Table 11: BCM4752 Pinouts (Cont.)

| Pin     |      | _          |             |      | Standby<br>State and<br>Pull |              |                             |
|---------|------|------------|-------------|------|------------------------------|--------------|-----------------------------|
| WLBGA   | FBGA | Name       | Description | Туре | Resistor                     | Active Level | Comment                     |
| Reserve | d    |            |             |      |                              |              |                             |
| _       | B4   | RESERVED10 | -           | _    | -                            | _            | Reserved. Leave             |
| _       | C7   | RESERVED7  | _           | _    | _                            | _            | reserved pins<br>_floating. |
| _       | C6   | RESERVED9  | -           | _    | _                            | _            | -nouting.                   |
| _       | C5   | RESERVED8  | -           | _    | _                            | _            | _                           |
| _       | В7   | RESERVED11 | _           | _    | _                            | _            | _                           |
| _       | D3   | RESERVED0  | _           | _    | _                            | _            | _                           |
| _       | D2   | RESERVED1  | -           | _    | _                            | _            | _                           |
| _       | D1   | RESERVED2  | -           | -    | _                            | _            | _                           |
| _       | C2   | RESERVED3  | _           | _    | _                            | _            | _                           |
| _       | C3   | RESERVED4  | _           | _    | _                            | _            | _                           |
| _       | В3   | RESERVED5  | -           | _    | _                            | _            | _                           |
| _       | А3   | RESERVED6  | _           | _    | _                            | _            | _                           |

a. Use of this pin is optional. This pin is not used in a 2-wire UART interface.

BCM4752 Data Sheet Ballout

Table 12 lists the pull-up/pull-down values for the BCM4752 and the PMU.

Table 12: Pull-Up/Pull-Down Values

| Pull-Up/Pull-Down | Minimum | Typical | Maximum | Unit |
|-------------------|---------|---------|---------|------|
| PD/PU             | 38      | 45      | 51.5    | kΩ   |
| PMUPD             | _       | 5       | _       | МΩ   |

## **Ballout**

Figure 18 shows a top view of the 30-pin WLBGA ballout.

|   | 1                      | 2                     | 3          | 4            | 5            | 6                  | _ |
|---|------------------------|-----------------------|------------|--------------|--------------|--------------------|---|
| А | UART_RXD/<br>SDA       | UART_TXD<br>SCL       | IFVALID    | VDD_IO       | GPS_CAL      | CLK32              | A |
| В | UART_NRTS/<br>HOST_REQ | UART_NCTS/<br>ANT_SEL | NSTANDBY   | VSS_CORE     | SYNC/<br>PPS | LNA_EN/<br>CAL_REQ | В |
| С | VDD_CORE               | REF_CAP               | CLK_REQ    | VSS_CORE     | TM0          | VSS_GPS_IF         | С |
| D | VDD1P1_CORE            | VSS_PMU               | VDD1P8_AUX | GPS_TEST_OUT | VSS_GPS_LNA  | GPS_RFIN           | D |
| E | VDD_3P3_IN             | VDD1P2_GRF            | VDD_AUX_IN | GPS_TCXO     | VDD_GPS_IF   | VDD_GPS_LNA        | E |
|   | 1                      | 2                     | 3          | 4            | 5            | 6                  |   |

Figure 18: BCM4752 WLBGA Ballout Array (Top View)

Figure 19 shows a top view of the 49-pin FBGA ballout.

|   | 1           | 2              | 3            | 4          | 5            | 6                      | 7                |   |
|---|-------------|----------------|--------------|------------|--------------|------------------------|------------------|---|
| Α | GPS_CAL     | CLK32          | RESERVED6    | IFVALID    | UART_TXD/SCL | UART_NCTS/<br>ANT_SEL  | UART_RXD/<br>SDA | А |
| В | SYNC/PPS    | LNA_EN/CAL_REQ | RESERVED5    | RESERVED10 | NSTANDBY     | UART_NRTS/<br>HOST_REQ | RESERVED11       | В |
| С | TM0         | RESERVED3      | RESERVED4    | VDD_CORE   | RESERVED8    | RESERVED9              | RESERVED7        | С |
| D | RESERVED2   | RESERVED1      | RESERVED0    | VDD_IO     | VSS_CORE     | VSS_CORE               | NRESET           | D |
| E | VSS_GPS_IF  | VDD_GPS_IF     | GPS_TEST_OUT | VSS_CORE   | VSS_CORE     | VDD_IO                 | VDD_CORE         | E |
| F | GPS_RFIN    | VDD_GPS_LNA    | VDD_GPS_PLL  | VDD_AUX_IN | VSS_PMU      | REF_CAP                | CLK_REQ          | F |
| G | VSS_GPS_LNA | VSS_GPS_PLL    | GPS_TCXO     | VDD1P8_AUX | VDD1P2_GRF   | VDD1P1_CORE            | VDD_3P3_IN       | G |
| ' | 1           | 2              | 3            | 4          | 5            | 6                      | 7                | • |

Figure 19: BCM4752 FBGA Ballout Array (Top View)

BCM4752 Data Sheet Electrical Characteristics

## **Section 7: Electrical Characteristics**

# **Absolute Maximum Ratings**

Absolute maximum ratings for the BCM4752 are defined in Table 13.

**Table 13: Absolute Maximum Ratings** 

| Description                                                  | Signal/Parameter                     | Value        | Unit |
|--------------------------------------------------------------|--------------------------------------|--------------|------|
| PMU input voltage                                            | VDD_3P3_IN                           | 3.63         | V    |
| AUX LDO input voltage                                        | VDD_AUX_IN                           | 5.5          | V    |
| DC supply to core                                            | VDD_CORE                             | 1.26         | V    |
| DC supply to RF                                              | VDD_GPS_LNA, VDD_GPS_IF, VDD_GPS_PLL | 1.32         | V    |
| DC supply to I/O                                             | VDD_IO                               | 3.63         | ٧    |
| Maximum voltage on input or output pins (VDD_IO Domain)      | Vlmax                                | VDD_IO + 0.3 | V    |
| Minimum voltage on input or output pins (VDD_IO Domain)      | Vlmin                                | -0.3         | V    |
| Maximum voltage on CLK_REQ input                             | CLK_REQ                              | 3.63         | ٧    |
| Maximum RF input power                                       | GPS_RFIN                             | -10          | dBm  |
| Maximum voltage on TCXO input                                | GPS_TCXO                             | 4.1          | ٧    |
| Maximum voltage on RF input                                  | GPS_RFIN                             | 0.8          | ٧    |
| Operating Temperature                                        | -                                    | -35 to +85   | °C   |
| Storage temperature                                          | -                                    | -40 to +125  | °C   |
| ESD Human Body Model (HBM), EIA/JESD22-A114, VESDHBM (WLBGA) | -                                    | ±2000        | V    |
| ESD Machine Model (MM), EIA/JESD22-A115, VESDMM (WLBGA)      | -                                    | ±100         | V    |
| ESD Charge Device Model (CDM), JESD22-C101, VESDCDM (WLBGA)  | -                                    | ±300         | V    |
| ESD Human Body Model (HBM), EIA/JESD22-A114, VESDHBM (FBGA)  | -                                    | ±2000        | V    |
| ESD Machine Model (MM), EIA/JESD22-A115, VESDMM (FBGA)       | -                                    | ±100         | V    |
| ESD Charge Device Model (CDM), JESD22-C101, VESDCDM (FBGA)   | -                                    | ±150         | V    |

# **Recommended Operating Conditions**

Recommended operating conditions for the BCM4752 are provided in Table 14.

**Table 14: Recommended Operating Conditions** 

| Signal/Parameter | Minimum | Typical | Maximum | Unit |
|------------------|---------|---------|---------|------|
| VDD_3P3_IN       | 1.62    | _       | 3.63    | V    |
| VDD_IO           | 1.65    | _       | 3.63    | V    |
| Temp             | -30     | +25     | +85     | °C   |
| VDD AUX IN       | 2.3     | _       | 4.8     | V    |

# **Digital I/O Specifications**

I/O digital specifications for the BCM4752 are defined in Table 15. The I/O pins relevant for Table 15 are listed below:

• CLK\_REQ

- GPS\_CAL/CLK32
  - IFVALID
- LNA\_EN/CAL\_REQ

- NSTANDBY
- SYNC/PPS
- TM0
- UART\_NCTS/ANT\_SEL
- UART\_NRTS/HOST\_REQ UART\_RXD/SDA UART\_TXD/SCL



**Note:**  $-30^{\circ}\text{C} \le +\text{T}_{AMBIENT} \le 85^{\circ}\text{C}$ 

Table 15: BCM4752 I/O Digital Specifications

| Symbol          | Parameter          | Conditions                             | Min           | Мах           | Unit |
|-----------------|--------------------|----------------------------------------|---------------|---------------|------|
| $V_{IL}$        | Input low voltage  | 1.65V ≤ VDD_IO ≤ 1.95V                 | -0.3          | 0.35 × VDD_IO |      |
|                 |                    | 2.3V ≤ VDD_IO ≤ 2.7V                   | -0.3          | 0.7           | V    |
|                 |                    | 3.0V ≤ VDD_IO ≤ 3.63V                  | -0.3          | 0.8           |      |
| V <sub>IH</sub> | Input high voltage | 1.65V ≤ VDD_IO ≤ 1.95V                 | 0.65 × VDD_IO | VDD_IO + 0.3  |      |
|                 |                    | 2.3V ≤ VDD_IO ≤ 2.7V                   | 1.7           | VDD_IO + 0.3  | V    |
|                 |                    | 3.0V ≤ VDD_IO ≤ 3.63V                  | 2             | VDD_IO + 0.3  |      |
| V <sub>OL</sub> | Output low         | I <sub>OL</sub> = 2 mA                 |               |               |      |
|                 | voltage            | 1.65V ≤ VDD_IO ≤ 1.95V                 | _             | 0.45          |      |
|                 |                    | 2.3V ≤ VDD_IO ≤ 2.7V                   | _             | 0.7           | V    |
|                 |                    | 3.0V ≤ VDD_IO ≤ 3.63V                  | _             | 0.4           |      |
| V <sub>OH</sub> | Output high        | I <sub>OH</sub> = -2 mA                |               |               |      |
|                 | voltage            | 1.65V ≤ VDD_IO ≤ 1.95V                 | VDD_IO - 0.45 | _             |      |
|                 |                    | 2.3V ≤ VDD_IO ≤ 2.7V                   | 1.7           | _             | V    |
|                 |                    | 3.0V ≤ VDD_IO ≤ 3.63V                  | 2.4           | _             |      |
| I <sub>IN</sub> | Input current      | VDD_IO = 3.63V,<br>VIN = GND or VDD_IO | -             | ±5            | μΑ   |
| C <sub>IN</sub> | Input capacitance  | -                                      | _             | 7             | pf   |
| _               | CLK_REQ enable     | 1.62V ≤ VDD_IO ≤ 3.63V                 | 0.65 × VDD_IO | 3.63          | V    |
| _               | CLK_REQ disable    | 1.62V ≤ VDD_IO ≤ 3.63V                 | -0.3          | 0.31          | V    |

### **Maximum Current Consumption**

The amount of power consumed by the BCM4752 depends on the operating environment, the power mode, and the associated number of correlation channels that are active at any time. A specific application note that details BCM4752 power consumption under typical use cases is being developed. For the purpose of this document, only the maximum current levels (peak and average) are specified in Table 16. These values are intended to help estimate the required size of the external regulators or power supplies.

Table 16: DC Characteristics—Current

| Parameter <sup>a</sup> | Conditions                  |         | Typical <sup>b</sup> | Maximum <sup>c</sup> | Units |
|------------------------|-----------------------------|---------|----------------------|----------------------|-------|
| VDD_IO current         | VDD_IO=1.65V to 3.63V       | Active  | 80                   | 440                  | μΑ    |
|                        | $T_A = -30$ °C to +85°C     | Standby | 1.3                  | 3.1                  | _     |
| VDD_3P3_IN current     | VDD_3P3_IN = 1.62V to 3.63V | Active  | 47 (Average)         | 55 (Peak)            | mA    |
|                        |                             | Standby | 0.03                 | 1                    | μΑ    |

- a. The information in this table is intended as a guide for sizing power supplies only, and should not be used for determining average power consumption.
- b. Conditions for typical values: VDD\_IO = 1.8V; TA = 25°C; TCXO frequency = 26 MHz; UART interface @ 115,200 baud.
- c. Conditions for maximum values: VDD\_IO = 3.6V; TA = 85°C; TCXO = 40 MHz; UART @ 921,600; GPS\_CAL = 40 MHz.

#### **BSC Host Interface Specifications**

- Operates at up to 400 kHz
- Default address 0x1FA
- 10-bit (default) and 7-bit addressing modes
- Operates as a slave only

BSC timing specifications are defined in Table 17 and Figure 20 on page 39.



**Note:** The parameters in Table 17 are guaranteed by design, not characterization.

**Table 17: BSC Timing Specifications** 

|                                                                                              |           |                  | Fast Mode | а                |      |
|----------------------------------------------------------------------------------------------|-----------|------------------|-----------|------------------|------|
| Parameter                                                                                    | Symbol    | Minimum          | Typical   | Maximum          | Unit |
| SCL clock frequency                                                                          | fSCL      | 0                | _         | 400              | kHz  |
| Bus-free times between a stop and start condition                                            | tBuf      | 1.3              | _         | _                | μs   |
| Hold time (repeated) start condition. After this period, the first clock pulse is generated. | tHD,STA   | 0.6              | _         | -                | μs   |
| Low period of the SCL clock                                                                  | tLOW      | 1.3              |           | _                | μs   |
| High period of the SCL clock                                                                 | tHIGH     | 0.6              | _         | _                | μs   |
| Set-up time for a repeated start condition                                                   | tSU, STA  | 0.6              | _         | -                | μs   |
| Data hold time                                                                               | tHD, DAT  | 0 <sub>p</sub>   |           | 0.9 <sup>c</sup> | μs   |
| Data setup time                                                                              | tSU, DAT  | 100 <sup>d</sup> |           | _                | ns   |
| Setup time for stop condition                                                                | tSU, STOP | 0.63             |           | -                | μs   |
| Pulse width of spikes suppressed by the input filter                                         | tSP       | 0                | _         | 10               | ns   |

- a. All timing values are referenced to minimum ( $V_{IH}$ ) and maximum ( $V_{IL}$ ) levels, and were obtained over process, voltage, and temperature.
- b. A device must internally provide a hold time of at least 300 ns for the serial data (SDA) signal to bridge the undefined region of serial clock line (SCL).
- c. This must be met because the BCM4752 does not stretch the LOW period of the SCL signal.
- d. A Fast-mode device can be used in Standard mode, but the requirement  $T_{SU,DAT} > 250$  ns must be met. This automatically applies because the BCM4752 does not stretch the LOW period of the SCL signal.



Figure 20: BSC Timing Diagram

# **Section 8: Mechanical Specifications**



Figure 21: Outline Dimensions of the 30-Pin WLBGA Package



Figure 22: Outline Dimensions of the 49-Pin FBGA Package

BCM4752 Data Sheet Ordering Information

# **Section 9: Ordering Information**

**Table 18: Ordering Information** 

| Part Number               | Package      | Packing       | Minimum Order Quantity |
|---------------------------|--------------|---------------|------------------------|
| BCM4752IUB2G <sup>a</sup> | 30-pin WLBGA | Tape-and-reel | 5000                   |
| BCM4752IFBG               | 49-pin FBGA  | Tape-and-reel | 2500                   |

a. Backside lamination

Broadcom® Corporation reserves the right to make changes without further notice to any products or data herein to improve reliability, function, or design.

Information furnished by Broadcom Corporation is believed to be accurate and reliable. However, Broadcom Corporation does not assume any liability arising out of the application or use of this information, nor the application or use of any product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others.

everything®

#### **BROADCOM CORPORATION**

5300 California Avenue Irvine, CA 92617 © 2012 by BROADCOM CORPORATION. All rights reserved. Phone: 949-926-5000 Fax: 949-926-5203

E-mail: info@broadcom.com Web: www.broadcom.com